TW371789B - Method for fabricating a semiconductor device - Google Patents
Method for fabricating a semiconductor deviceInfo
- Publication number
- TW371789B TW371789B TW086117174A TW86117174A TW371789B TW 371789 B TW371789 B TW 371789B TW 086117174 A TW086117174 A TW 086117174A TW 86117174 A TW86117174 A TW 86117174A TW 371789 B TW371789 B TW 371789B
- Authority
- TW
- Taiwan
- Prior art keywords
- film
- silicon dioxide
- fabricating
- semiconductor device
- region
- Prior art date
Links
- 238000000034 method Methods 0.000 title abstract 4
- 239000004065 semiconductor Substances 0.000 title abstract 3
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 abstract 6
- 235000012239 silicon dioxide Nutrition 0.000 abstract 3
- 239000000377 silicon dioxide Substances 0.000 abstract 3
- 239000002184 metal Substances 0.000 abstract 2
- 229910021332 silicide Inorganic materials 0.000 abstract 2
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 abstract 2
- 230000015572 biosynthetic process Effects 0.000 abstract 1
- 238000005530 etching Methods 0.000 abstract 1
- 239000012535 impurity Substances 0.000 abstract 1
- 238000005468 ion implantation Methods 0.000 abstract 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/24—Alloying of impurity materials, e.g. doping materials, electrode materials, with a semiconductor body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1203—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body the substrate comprising an insulating body on a semiconductor body, e.g. SOI
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/84—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being other than a semiconductor body, e.g. being an insulating body
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Manufacturing & Machinery (AREA)
- Thin Film Transistor (AREA)
- Electrodes Of Semiconductors (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP9226289A JPH1168103A (ja) | 1997-08-22 | 1997-08-22 | 半導体装置の製造方法 |
Publications (1)
Publication Number | Publication Date |
---|---|
TW371789B true TW371789B (en) | 1999-10-11 |
Family
ID=16842888
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW086117174A TW371789B (en) | 1997-08-22 | 1997-11-18 | Method for fabricating a semiconductor device |
Country Status (6)
Country | Link |
---|---|
US (1) | US6008077A (zh) |
JP (1) | JPH1168103A (zh) |
KR (1) | KR100261646B1 (zh) |
DE (1) | DE19819438C2 (zh) |
FR (1) | FR2767603B1 (zh) |
TW (1) | TW371789B (zh) |
Families Citing this family (30)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH11317527A (ja) * | 1998-05-06 | 1999-11-16 | Mitsubishi Electric Corp | 半導体装置及びその製造方法 |
US6555455B1 (en) * | 1998-09-03 | 2003-04-29 | Micron Technology, Inc. | Methods of passivating an oxide surface subjected to a conductive material anneal |
TW405164B (en) * | 1999-01-04 | 2000-09-11 | United Microelectronics Corp | Method for manufacturing self-aligned silicide |
US6121091A (en) * | 1999-01-19 | 2000-09-19 | Taiwan Semiconductor Manufacturing Company | Reduction of a hot carrier effect phenomena via use of transient enhanced diffusion processes |
EP2256808A2 (en) | 1999-04-30 | 2010-12-01 | Semiconductor Energy Laboratory Co, Ltd. | Semiconductor device and manufacturing method therof |
US6180462B1 (en) * | 1999-06-07 | 2001-01-30 | United Microelectronics Corp. | Method of fabricating an analog integrated circuit with ESD protection |
US6433388B2 (en) * | 1999-06-29 | 2002-08-13 | Oki Electric Industry Co., Ltd | Semiconductor device with self-aligned areas formed using a supplemental silicon overlayer |
KR100322886B1 (ko) * | 1999-07-01 | 2002-02-09 | 박종섭 | 반도체장치의 금속 콘택 형성 방법 |
JP2001077209A (ja) | 1999-07-08 | 2001-03-23 | Mitsubishi Electric Corp | 半導体装置の製造方法 |
US6204129B1 (en) * | 1999-10-22 | 2001-03-20 | United Microelectronics Corp | Method for producing a high-voltage and low-voltage MOS transistor with salicide structure |
JP2001196549A (ja) | 2000-01-11 | 2001-07-19 | Mitsubishi Electric Corp | 半導体装置および半導体装置の製造方法 |
US6277683B1 (en) * | 2000-02-28 | 2001-08-21 | Chartered Semiconductor Manufacturing Ltd. | Method of forming a sidewall spacer and a salicide blocking shape, using only one silicon nitride layer |
US6441434B1 (en) * | 2000-03-31 | 2002-08-27 | Advanced Micro Devices, Inc. | Semiconductor-on-insulator body-source contact and method |
US6525381B1 (en) | 2000-03-31 | 2003-02-25 | Advanced Micro Devices, Inc. | Semiconductor-on-insulator body-source contact using shallow-doped source, and method |
JP4676069B2 (ja) * | 2001-02-07 | 2011-04-27 | パナソニック株式会社 | 半導体装置の製造方法 |
US6410371B1 (en) * | 2001-02-26 | 2002-06-25 | Advanced Micro Devices, Inc. | Method of fabrication of semiconductor-on-insulator (SOI) wafer having a Si/SiGe/Si active layer |
US6670263B2 (en) * | 2001-03-10 | 2003-12-30 | International Business Machines Corporation | Method of reducing polysilicon depletion in a polysilicon gate electrode by depositing polysilicon of varying grain size |
KR20030052814A (ko) * | 2001-12-21 | 2003-06-27 | 동부전자 주식회사 | 반도체소자의 제조방법 |
DE10208904B4 (de) | 2002-02-28 | 2007-03-01 | Advanced Micro Devices, Inc., Sunnyvale | Verfahren zur Herstellung unterschiedlicher Silicidbereiche auf verschiedenen Silicium enthaltenden Gebieten in einem Halbleiterelement |
DE10208728B4 (de) * | 2002-02-28 | 2009-05-07 | Advanced Micro Devices, Inc., Sunnyvale | Ein Verfahren zur Herstellung eines Halbleiterelements mit unterschiedlichen Metallsilizidbereichen |
DE10209059B4 (de) | 2002-03-01 | 2007-04-05 | Advanced Micro Devices, Inc., Sunnyvale | Ein Halbleiterelement mit unterschiedlichen Metall-Halbleiterbereichen, die auf einem Halbleitergebiet gebildet sind, und Verfahren zur Herstellung des Halbleiterelements |
DE10234931A1 (de) | 2002-07-31 | 2004-02-26 | Advanced Micro Devices, Inc., Sunnyvale | Verfahren zur Herstellung eines Metallsilizidgates in einer standardmässigen MOS-Prozesssequenz |
US6815235B1 (en) | 2002-11-25 | 2004-11-09 | Advanced Micro Devices, Inc. | Methods of controlling formation of metal silicide regions, and system for performing same |
KR100588653B1 (ko) * | 2002-12-30 | 2006-06-12 | 동부일렉트로닉스 주식회사 | 반도체 소자의 제조방법 |
KR100559572B1 (ko) * | 2003-09-01 | 2006-03-10 | 동부아남반도체 주식회사 | 살리사이드를 갖는 반도체 소자 제조 방법 |
US7227234B2 (en) * | 2004-12-14 | 2007-06-05 | Tower Semiconductor Ltd. | Embedded non-volatile memory cell with charge-trapping sidewall spacers |
DE102009010883B4 (de) * | 2009-02-27 | 2011-05-26 | Amd Fab 36 Limited Liability Company & Co. Kg | Einstellen eines nicht-Siliziumanteils in einer Halbleiterlegierung während der FET-Transistorherstellung mittels eines Zwischenoxidationsprozesses |
JP2012222023A (ja) * | 2011-04-05 | 2012-11-12 | Renesas Electronics Corp | 半導体装置の製造方法 |
US8883598B2 (en) * | 2012-03-05 | 2014-11-11 | Taiwan Semiconductor Manufacturing Co., Ltd. | Thin capped channel layers of semiconductor devices and methods of forming the same |
US10840333B2 (en) | 2018-10-31 | 2020-11-17 | Taiwan Semiconductor Manufacturing Company Limited | Semiconductor arrangement and method of manufacture |
Family Cites Families (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4874713A (en) * | 1989-05-01 | 1989-10-17 | Ncr Corporation | Method of making asymmetrically optimized CMOS field effect transistors |
US5021853A (en) * | 1990-04-27 | 1991-06-04 | Digital Equipment Corporation | N-channel clamp for ESD protection in self-aligned silicided CMOS process |
US5262344A (en) * | 1990-04-27 | 1993-11-16 | Digital Equipment Corporation | N-channel clamp for ESD protection in self-aligned silicided CMOS process |
JP2940880B2 (ja) * | 1990-10-09 | 1999-08-25 | 三菱電機株式会社 | 半導体装置およびその製造方法 |
JP3181695B2 (ja) * | 1992-07-08 | 2001-07-03 | ローム株式会社 | Soi基板を用いた半導体装置の製造方法 |
US5589423A (en) * | 1994-10-03 | 1996-12-31 | Motorola Inc. | Process for fabricating a non-silicided region in an integrated circuit |
DE19510777C1 (de) * | 1995-03-24 | 1996-06-05 | Itt Ind Gmbh Deutsche | Verfahren zum Herstellen einer CMOS-Struktur mit ESD-Schutz |
US5672527A (en) * | 1996-03-08 | 1997-09-30 | United Microelectronics Corp. | Method for fabricating an electrostatic discharge protection circuit |
US5585299A (en) * | 1996-03-19 | 1996-12-17 | United Microelectronics Corporation | Process for fabricating a semiconductor electrostatic discharge (ESD) protective device |
US5814537A (en) * | 1996-12-18 | 1998-09-29 | Sharp Microelectronics Technology,Inc. | Method of forming transistor electrodes from directionally deposited silicide |
-
1997
- 1997-08-22 JP JP9226289A patent/JPH1168103A/ja active Pending
- 1997-11-18 TW TW086117174A patent/TW371789B/zh not_active IP Right Cessation
- 1997-12-22 KR KR1019970071900A patent/KR100261646B1/ko not_active IP Right Cessation
-
1998
- 1998-02-26 US US09/030,956 patent/US6008077A/en not_active Expired - Lifetime
- 1998-04-30 FR FR9805533A patent/FR2767603B1/fr not_active Expired - Fee Related
- 1998-04-30 DE DE19819438A patent/DE19819438C2/de not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
US6008077A (en) | 1999-12-28 |
JPH1168103A (ja) | 1999-03-09 |
FR2767603B1 (fr) | 2003-07-04 |
FR2767603A1 (fr) | 1999-02-26 |
DE19819438C2 (de) | 2002-01-24 |
KR19990022665A (ko) | 1999-03-25 |
DE19819438A1 (de) | 1999-03-04 |
KR100261646B1 (ko) | 2000-08-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TW371789B (en) | Method for fabricating a semiconductor device | |
EP0680080A3 (en) | Method for protecting a stacked gate edge from self-aligned source (SAS) etch in a semiconductor device | |
US6429084B1 (en) | MOS transistors with raised sources and drains | |
TW332924B (en) | Semiconductor | |
EP0216052A3 (en) | Removable sidewall spacer for lightly doped drain formation using two mask levels | |
EP0723286A3 (en) | Field-effect transistor and manufacture method thereof | |
TW349247B (en) | Process for producing semiconductor element | |
JPS57196573A (en) | Manufacture of mos type semiconductor device | |
TW362289B (en) | Manufacturing method of metal oxide semiconductor field effect transistor | |
EP0884773A3 (en) | Method of making an MIS transistor | |
TW353206B (en) | Process for producing self-aligned salicide having high temperature stability | |
EP0763855A3 (en) | Asymmetrical FET and method of fabrication | |
TW330343B (en) | A semiconductor memory device and its manufacturing method | |
TW302539B (en) | Manufacturing method of deep submicron PMOS device shallow junction | |
KR960016234B1 (en) | Source/drain junction forming method | |
TW286436B (en) | Process of high-density metal gate metal oxide semiconductor | |
KR970003835B1 (en) | Manufacture of mos transistor of semiconductor device | |
KR970008818B1 (en) | Semiconductor manufacture | |
TW266320B (en) | Process for CMOS wafer | |
TW336344B (en) | Trench isolation area and process for forming the same | |
KR970009277B1 (en) | Source/drain junction formation method of semiconductor device | |
TW345690B (en) | Dummy wafer recoverable from ion implantation machine and recovery use method thereof | |
EP0817252A3 (en) | Method for manufacturing surface channel type P-channel MOS transistor while supressing P-type impurity penetration | |
KR930001480A (ko) | 트랜치 베리드 ldd mosfet의 구조 및 제조 방법 | |
EP0949669A3 (en) | Method of fabricating semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
MM4A | Annulment or lapse of patent due to non-payment of fees |