TW201807797A - 封裝結構及其製作方法 - Google Patents
封裝結構及其製作方法 Download PDFInfo
- Publication number
- TW201807797A TW201807797A TW105128012A TW105128012A TW201807797A TW 201807797 A TW201807797 A TW 201807797A TW 105128012 A TW105128012 A TW 105128012A TW 105128012 A TW105128012 A TW 105128012A TW 201807797 A TW201807797 A TW 201807797A
- Authority
- TW
- Taiwan
- Prior art keywords
- openings
- solder
- pads
- packaging structure
- solder mask
- Prior art date
Links
- 238000004519 manufacturing process Methods 0.000 title claims description 32
- 229910000679 solder Inorganic materials 0.000 claims abstract description 196
- 239000000758 substrate Substances 0.000 claims abstract description 59
- 229920000642 polymer Polymers 0.000 claims description 61
- 239000000084 colloidal system Substances 0.000 claims description 59
- 238000000034 method Methods 0.000 claims description 52
- 238000004806 packaging method and process Methods 0.000 claims description 39
- 238000000059 patterning Methods 0.000 claims description 17
- 238000010438 heat treatment Methods 0.000 claims description 8
- 238000007650 screen-printing Methods 0.000 claims description 6
- 229920001225 polyester resin Polymers 0.000 claims description 5
- 239000004645 polyester resin Substances 0.000 claims description 5
- 239000000463 material Substances 0.000 claims description 4
- 239000004831 Hot glue Substances 0.000 claims 1
- 238000005476 soldering Methods 0.000 claims 1
- 239000012943 hotmelt Substances 0.000 abstract description 5
- 229920002120 photoresistant polymer Polymers 0.000 description 8
- 238000005516 engineering process Methods 0.000 description 5
- 230000000694 effects Effects 0.000 description 4
- 230000000149 penetrating effect Effects 0.000 description 3
- 238000007789 sealing Methods 0.000 description 3
- 238000010586 diagram Methods 0.000 description 2
- 239000002245 particle Substances 0.000 description 2
- 238000004080 punching Methods 0.000 description 2
- 239000004065 semiconductor Substances 0.000 description 2
- 150000001875 compounds Chemical class 0.000 description 1
- 238000007306 functionalization reaction Methods 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 239000012774 insulation material Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012858 packaging process Methods 0.000 description 1
- 238000003825 pressing Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/07—Structure, shape, material or disposition of the bonding areas after the connecting process
- H01L24/09—Structure, shape, material or disposition of the bonding areas after the connecting process of a plurality of bonding areas
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
- H01L23/49816—Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/563—Encapsulation of active face of flip-chip device, e.g. underfilling or underencapsulation of flip-chip, encapsulation preform on chip or mounting substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/29—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the material, e.g. carbon
- H01L23/293—Organic, e.g. plastic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/03—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L24/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L24/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L24/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/73—Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L24/80 - H01L24/90
- H01L24/92—Specific sequence of method steps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/036—Manufacturing methods by patterning a pre-deposited material
- H01L2224/03622—Manufacturing methods by patterning a pre-deposited material using masks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/038—Post-treatment of the bonding area
- H01L2224/03848—Thermal treatments, e.g. annealing, controlled cooling
- H01L2224/03849—Reflowing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/0401—Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/04026—Bonding areas specifically adapted for layer connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/05568—Disposition the whole external layer protruding from the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/05571—Disposition the external layer being disposed in a recess of the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/0569—Material with a principal constituent of the material being a polymer, e.g. polyester, phenolic based polymer, epoxy
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/07—Structure, shape, material or disposition of the bonding areas after the connecting process
- H01L2224/09—Structure, shape, material or disposition of the bonding areas after the connecting process of a plurality of bonding areas
- H01L2224/0901—Structure
- H01L2224/0903—Bonding areas having different sizes, e.g. different diameters, heights or widths
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/113—Manufacturing methods by local deposition of the material of the bump connector
- H01L2224/1131—Manufacturing methods by local deposition of the material of the bump connector in liquid form
- H01L2224/1132—Screen printing, i.e. using a stencil
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13005—Structure
- H01L2224/13007—Bump connector smaller than the underlying bonding area, e.g. than the under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1301—Shape
- H01L2224/13012—Shape in top view
- H01L2224/13013—Shape in top view being rectangular or square
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1302—Disposition
- H01L2224/13021—Disposition the bump connector being disposed in a recess of the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/1601—Structure
- H01L2224/16012—Structure relative to the bonding area, e.g. bond pad
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16112—Disposition the bump connector being at least partially embedded in the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/16227—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/27—Manufacturing methods
- H01L2224/273—Manufacturing methods by local deposition of the material of the layer connector
- H01L2224/2731—Manufacturing methods by local deposition of the material of the layer connector in liquid form
- H01L2224/2732—Screen printing, i.e. using a stencil
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/27—Manufacturing methods
- H01L2224/278—Post-treatment of the layer connector
- H01L2224/27848—Thermal treatments, e.g. annealing, controlled cooling
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/2901—Shape
- H01L2224/29011—Shape comprising apertures or cavities
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/2901—Shape
- H01L2224/29012—Shape in top view
- H01L2224/29013—Shape in top view being rectangular or square
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/2919—Material with a principal constituent of the material being a polymer, e.g. polyester, phenolic based polymer, epoxy
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/731—Location prior to the connecting process
- H01L2224/73101—Location prior to the connecting process on the same surface
- H01L2224/73103—Bump and layer connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
- H01L2224/73204—Bump and layer connectors the bump connector being embedded into the layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/8119—Arrangement of the bump connectors prior to mounting
- H01L2224/81192—Arrangement of the bump connectors prior to mounting wherein the bump connectors are disposed only on another item or body to be connected to the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/818—Bonding techniques
- H01L2224/81801—Soldering or alloying
- H01L2224/81815—Reflow soldering
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/8319—Arrangement of the layer connectors prior to mounting
- H01L2224/83192—Arrangement of the layer connectors prior to mounting wherein the layer connectors are disposed only on another item or body to be connected to the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/838—Bonding techniques
- H01L2224/8385—Bonding techniques using a polymer adhesive, e.g. an adhesive based on silicone, epoxy, polyimide, polyester
- H01L2224/83855—Hardening the adhesive by curing, i.e. thermosetting
- H01L2224/83856—Pre-cured adhesive, i.e. B-stage adhesive
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
- H01L2224/92—Specific sequence of method steps
- H01L2224/921—Connecting a surface with connectors of different types
- H01L2224/9211—Parallel connecting processes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/4985—Flexible insulating substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49866—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers characterised by the materials
- H01L23/49894—Materials of the insulating layers or coatings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/564—Details not otherwise provided for, e.g. protection against moisture
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/11—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/27—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Electric Connection Of Electric Components To Printed Circuits (AREA)
- Non-Metallic Protective Coatings For Printed Circuits (AREA)
- Wire Bonding (AREA)
Abstract
一種封裝結構,包括一基板、一圖案化防焊層、多個焊料、一晶片以及一高分子膠體。基板包括多個焊墊。圖案化防焊層設置於基板上並包括多個階梯狀開口。階梯狀開口分別暴露焊墊。焊料設置於焊墊上並位於階梯狀開口內。晶片設置於基板上並包括一主動表面以及多個接墊。接墊設置於主動表面並透過焊料而與焊墊連接。高分子膠體填充於圖案化防焊層的一頂面與主動表面之間,其中高分子膠體至少環繞焊料的一設置區域並填充於兩相鄰焊料之間。
Description
本發明是有關於一種半導體結構及其製作方法,且特別是有關於一種半導體封裝結構及其製作方法。
隨著科技進步,各種電子裝置朝向小型化及多功能化的方向發展。因此為了使電子裝置中的晶片能傳輸或接收更多的訊號,電性連接於晶片與線路板之間的接點也朝向高密度化的方向發展。於習知技術中,電性連接晶片與基板的方法多為先在晶片的接點與基板的導電結構之間配置異方性導電膜(Anisotropic Conductive Film, ACF),且晶片的接點與基板的導電結構皆面向異方性導電膜。然後,壓合晶片的接點、異方性導電膜與基板的導電結構,以藉由異方性導電膜中的導電顆粒電性連接晶片的每一接點與玻璃基板上與前述接點對應的導電結構。
此外,在此種封裝製程中,須先對異方性導電膜進行熱壓,以將異方性導電膜貼附於基板的壓合區域上,接著再高溫壓合晶片於異方性導電膜上,使晶片上的接墊與基板上的焊墊能夠藉由異方性導電膜中的導電粒子而導通。上述兩個步驟須分開進行,因而增加製程的複雜度,且有應用領域的限制,使得製程時間增加,進而導致產能下降。並且,異方性導電膜在經過多次按壓及環境的變化後會造成異方性導電膜的阻抗不穩定,進而導致封裝結構的電性表現下降。再者,異方性導電膜的價格昂貴,故使用異方性導電膜亦會使封裝結構的成本增加。
本發明提供一種封裝結構及其製作方法,其可簡化製程並可提升封裝結構的電性表現。
本發明的封裝結構的製作方法包括下列步驟。提供一基板,基板包括多個焊墊。形成一圖案化防焊層於基板上,圖案化防焊層包括多個階梯狀開口,階梯狀開口分別暴露焊墊。設置一高分子膠體於圖案化防焊層的一頂面,其中熱熔膠體至少環繞焊墊的一設置區域並設置於兩相鄰焊墊之間。分別設置多個焊料於焊墊上,其中焊料分別位於階梯狀開口內。設置一晶片於基板上,其中晶片包括一主動表面以及多個接墊,接墊位於主動表面,並透過焊料而與焊墊連接。對焊料進行一迴焊製程,並使高分子膠體填充於圖案化防焊層的一頂面與主動表面之間。
本發明的封裝結構包括一基板、一圖案化防焊層、多個焊料、一晶片以及一高分子膠體。基板包括多個焊墊。圖案化防焊層設置於基板上並包括多個階梯狀開口。階梯狀開口分別暴露焊墊。焊料設置於焊墊上並位於階梯狀開口內。晶片設置於基板上並包括一主動表面以及多個接墊。接墊設置於主動表面並透過焊料而與焊墊連接。高分子膠體填充於圖案化防焊層的一頂面與主動表面之間,其中熱熔膠體至少環繞焊料的一設置區域並填充於兩相鄰焊料之間。
在本發明的一實施例中,上述的形成圖案化防焊層於基板上的步驟更包括:形成一第一防焊層於基板上,其中第一防焊層覆蓋焊墊。對第一防焊層進行一第一圖案化製程以形成包括多個第一開口的第一圖案化防焊層,第一開口分別暴露焊墊。形成一第二防焊層於第一防焊層上。對第二防焊層進行一第二圖案化製程以形成包括多個第二開口的第二圖案化防焊層,其中第二開口分別暴露第一開口及環繞第一開口的部分第一圖案化防焊層,各第一開口及對應的第二開口共同定義出各階梯狀開口。
在本發明的一實施例中,上述的高分子膠體設置於第二圖案化防焊層上。
在本發明的一實施例中,上述的第一圖案化製程以及第二圖案化製程包括曝光顯影製程。
在本發明的一實施例中,上述的高分子膠體環繞各階梯狀開口。
在本發明的一實施例中,上述的高分子膠體的材料包括合成聚酯樹脂。
在本發明的一實施例中,上述的封裝結構的製作方法更包括:在分別設置焊料於焊墊上之前,對高分子膠體進行一預固化製程,以使高分子膠體呈現一半固化狀態。
在本發明的一實施例中,上述的預固化製程包括對高分子膠體進行加熱。
在本發明的一實施例中,上述的對高分子膠體進行加熱的一加熱溫度實質上介於攝氏50度至80度之間。
在本發明的一實施例中,上述的分別設置焊料於焊墊上的方法包括網板印刷。
在本發明的一實施例中,上述的設置高分子膠體於圖案化防焊層的頂面的方法包括網板印刷。
在本發明的一實施例中,上述的基板包括軟性電路板。
在本發明的一實施例中,上述的圖案化防焊層包括一第一圖案化防焊層以及一第二圖案化防焊層。第一圖案化防焊層設置於基板上並包括多個第一開口,第一開口分別暴露焊墊。第二圖案化防焊層設置於第一圖案化防焊層上並包括多個第二開口,第二開口分別暴露第一開口及環繞第一開口的部分第一圖案化防焊層,其中各第一開口及對應的第二開口共同定義出各階梯狀開口。
在本發明的一實施例中,上述的高分子膠體填充於第二圖案化防焊層與晶片之間。
在本發明的一實施例中,上述的焊料分別填充階梯狀開口。
在本發明的一實施例中,上述的各接墊的尺寸實質上大於各焊墊的尺寸。
基於上述,本發明將高分子膠體設置於具有階梯狀開口的圖案化防焊層的頂面上,其中,階梯狀開口暴露基板的焊墊,並且,高分子膠體環繞焊墊的設置區域並設置於兩相鄰焊墊之間。之後,在將晶片透過焊料而設置於基板上,如此,由於焊料在迴焊固化後會收縮,進而壓縮高分子膠體,使高分子膠體可填滿圖案化防焊層的頂面與晶片的主動表面之間的間隙,因而可達到密封的效果,防止外界的水氣滲入封裝結構內。因此,本發明可透過一次打件作業即同時完成封裝結構的防水結構的製作,因而可取代習知的異方性導電膜的製程,進而簡化封裝結構的製程步驟及降低生產成本。此外,由於本發明是利用表面黏著技術(surface-mount technology SMT)而將晶片設置於基板上,故相對於異方性導電膜來說,其阻抗較為穩定,因此,本發明亦可提升封裝結構的電性表現。
為讓本發明的上述特徵和優點能更明顯易懂,下文特舉實施例,並配合所附圖式作詳細說明如下。
有關本發明之前述及其他技術內容、特點與功效,在以下配合參考圖式之各實施例的詳細說明中,將可清楚的呈現。以下實施例中所提到的方向用語,例如:「上」、「下」、「前」、「後」、「左」、「右」等,僅是參考附加圖式的方向。因此,使用的方向用語是用來說明,而並非用來限制本發明。並且,在下列各實施例中,相同或相似的元件將採用相同或相似的標號。
圖1A至圖1K是依照本發明的一實施例的一種封裝結構的製作方法之流程剖面示意圖。本實施例的封裝結構的製作方法可包括下列步驟。首先,提供如圖1A所示之一基板110,其中,基板110包括多個焊墊112。接著,形成如圖1H所示之一圖案化防焊層120於基板110上,其中,圖案化防焊層120如圖1H所示之包括多個階梯狀開口122,且階梯狀開口122分別暴露基板110上的焊墊112。在本實施例中,基板110可為一軟性電路板,當然,本發明並不以此為限。在其他實施例中,基板110亦可為一印刷線路板或其他適合的基板。
舉例而言,上述的圖案化防焊層120的製作方法可包括下列步驟:首先如圖1B所示之形成一第一防焊層124a於基板110上。在本實施中,第一防焊層124a可例如全面性覆蓋基板110上表面並覆蓋焊墊112。接著,再對第一防焊層124a進行一第一圖案化製程,此第一圖案化製程可例如為一曝光顯影製程。詳細而言,上述的圖案化製程可如圖1C所示之設置具有多個開口的圖案化光阻層125於第一防焊層124a上,上述開口暴露部分的第一防焊層124a,接著再對暴露的第一防焊層124a進行曝光製程,以移除被暴露的第一防焊層124a而形成如圖1D所示之第一圖案化防焊層124,其中,第一圖案化防焊層124包括多個第一開口122a,且第一開口122a分別暴露焊墊112。須說明的是,上述的圖案化製程是以正型光阻為例,當然,在其他實施例中,圖案化製程亦可採用負型光阻並對應改變圖案化光阻層的圖案來形成第一圖案化防焊層124,本發明並不以此為限。
接著,形成如圖1E所示之一第二防焊層126a於第一圖案化防焊層124上,再對第二防焊層126a進行一第二圖案化製程,此第二圖案化製程亦可為一曝光顯影製程。詳細而言,上述的圖案化製程可如圖1F所示之設置具有多個開口的圖案化光阻層127於第二防焊層126a上,上述開口暴露部分的第二防焊層126a,接著,再對暴露的第二防焊層126a進行曝光製程,以移除被暴露的第二防焊層126a而形成如圖1G所示之第二圖案化防焊層126,其中,第二圖案化防焊層126包括多個第二開口122b,且第二開口122b分別暴露第一開口122a及環繞第一開口122a的部分第一圖案化防焊層124。也就是說,如圖1H所示之圖案化防焊層120可由第一圖案化防焊層124及第二圖案化防焊層126所堆疊而成,且第一圖案化防焊層124的第一開口122a及第二圖案化防焊層126的第二開口122b共同定義出圖案化防焊層120的階梯狀開口122。相似地,第二圖案化製程亦可採用負型光阻並對應改變圖案化光阻層的圖案來形成第二圖案化防焊層126,本發明並不以此為限。
圖2是依照本發明的一實施例的高分子膠體於圖案化防焊層上的配置之俯視示意圖。圖3是依照本發明的另一實施例的高分子膠體於圖案化防焊層上的配置之俯視示意圖。請先參照圖1H及圖2,接著,設置一高分子膠體130於圖案化防焊層120的頂面,詳細而言,高分子膠體130設置於第二圖案化防焊層126的上表面。高分子膠體130通常可由許多相同的、簡單的結構單元通過共價鍵重複連接而成的高分子量(通常可達10至106
)化合物。在本實施例中,高分子膠體的材料可包括合成聚酯樹脂(synthetic polyester resin)或其他適合的高分子防水絕緣材料,並且,設置高分子膠體130於圖案化防焊層120上的方法可包括網板印刷。當然,本實施例僅用以舉例說明,本發明並不以此為限。在本實施例中,高分子膠體130可至少環繞多個焊墊112的一設置區域,並可設置於兩相鄰焊墊112之間。換句話說,高分子膠體130可沿著多個焊墊112的外圍設置,以環繞所述的多個焊墊112,並可至少設置於兩相鄰焊墊112之間。舉例來說,高分子膠體130可如圖2所示之環繞多個焊墊112的外圍,並橫跨於上下兩列焊墊112之間。此外,在另一實施例中,高分子膠體130也可如圖3所示之環繞各階梯狀開口122,也就是環繞於各個焊墊112的周圍。
接著,在一實施例中,可例如對高分子膠體130進行一預固化製程,以使高分子膠體130呈現一半固化狀態。具體而言,上述的預固化製程可例如是對高分子膠體130進行加熱,其加熱溫度約介於攝氏50度至80度之間。當然,本實施例僅用以舉例說明,本發明並不以此為限。
請接續參照圖1I,分別設置多個焊料140於焊墊112上,其中焊料140分別位於階梯狀開口122內。在本實施例中,設置焊料140於焊墊112上的方法可包括網板印刷,當然,本發明並不以此為限。接著,再如圖1J所示之設置一晶片150於基板110上,其中,晶片150包括一主動表面152以及多個接墊154。接墊154位於主動表面152上,並透過焊料140而與焊墊112連接。換句話說,本實施例是利用表面黏著技術(surface-mount technology SMT)而將晶片150設置於基板110上。在本實施例中,各接墊154的尺寸可如圖1J所示之略大於各焊墊112的尺寸,當然,本發明並不以此為限。高分子膠體130則位於圖案化防焊層120的頂面與晶片150的主動表面152之間。
接著,對焊料140進行一迴焊製程,以將晶片150固設於基板110上,迴焊後的焊料140可完全填充圖案化防焊層120的階梯狀開口122。同時,由於焊料140在迴焊固化後會收縮,進而壓縮高分子膠體130,使高分子膠體130可完全填充於圖案化防焊層120的頂面與主動表面之間的間隙,因而可達到密封的效果,防止外界的水氣滲入封裝結構100內。如此,即可大致完成如圖1K所示的封裝結構100。
就結構上而言,依上述製作方法所形成的封裝結構100可包括基板110、一圖案化防焊層120、多個焊料140、一晶片150以及一高分子膠體130。基板110包括多個焊墊112。圖案化防焊層120設置於基板110上並包括多個階梯狀開口112。階梯狀開口122分別暴露焊墊112。詳細而言,圖案化防焊層120包括如圖1H所示的第一圖案化防焊層124以及第二圖案化防焊層126。第一圖案化防焊層124設置於基板110上並包括多個第一開口122a,且第一開口122a分別暴露焊墊112。第二圖案化防焊層126則設置於第一圖案化防焊層124上並包括多個第二開口122b,且第二開口122b分別暴露第一開口122a及環繞第一開口122a的部分第一圖案化防焊層124,其中,第一開口122a及第二開口122b共同定義出圖案化防焊層120的階梯狀開口122。
並且,焊料140設置於焊墊112上並位於階梯狀開口122內。晶片150設置於基板110上並包括主動表面152以及多個接墊154。接墊154設置於主動表面152並透過焊料140而與焊墊112連接。高分子膠體130則填充於圖案化防焊層120的頂面與晶片150的主動表面152之間,其中,高分子膠體130至少環繞焊料140的設置區域並填充於兩相鄰焊料140之間。
綜上所述,本發明將高分子膠體設置於具有階梯狀開口的圖案化防焊層的頂面上,其中,階梯狀開口暴露基板的焊墊,並且,高分子膠體環繞焊墊的設置區域並設置於兩相鄰焊墊之間。之後,在將晶片透過焊料而設置於基板上,如此,由於焊料在迴焊固化後會收縮,進而壓縮高分子膠體,使高分子膠體可填滿圖案化防焊層的頂面與晶片的主動表面之間的間隙,因而可達到密封的效果,防止外界的水氣滲入封裝結構內。
因此,本發明可透過一次打件作業即同時完成封裝結構的防水結構的製作,因而可取代習知的異方性導電膜的製程,進而簡化封裝結構的製程步驟及降低生產成本。此外,由於本發明是利用表面黏著技術(surface-mount technology SMT)而將晶片設置於基板上,故相對於異方性導電膜來說,其阻抗較為穩定,因此,本發明亦可提升封裝結構的電性表現。
雖然本發明已以實施例揭露如上,然其並非用以限定本發明,任何所屬技術領域中具有通常知識者,在不脫離本發明的精神和範圍內,當可作些許的更動與潤飾,故本發明的保護範圍當視後附的申請專利範圍所界定者為準。
100‧‧‧封裝結構
110‧‧‧基板
112‧‧‧焊墊
120‧‧‧圖案化防焊層
122‧‧‧階梯狀開口
122a‧‧‧第一開口
122b‧‧‧第二開口
124‧‧‧第一圖案化防焊層
124a‧‧‧第一防焊層
125、127‧‧‧圖案化光阻層
126‧‧‧第二圖案化防焊層
126a‧‧‧第二防焊層
130‧‧‧高分子膠體
140‧‧‧焊料
150‧‧‧晶片
152‧‧‧主動表面
154‧‧‧接墊
110‧‧‧基板
112‧‧‧焊墊
120‧‧‧圖案化防焊層
122‧‧‧階梯狀開口
122a‧‧‧第一開口
122b‧‧‧第二開口
124‧‧‧第一圖案化防焊層
124a‧‧‧第一防焊層
125、127‧‧‧圖案化光阻層
126‧‧‧第二圖案化防焊層
126a‧‧‧第二防焊層
130‧‧‧高分子膠體
140‧‧‧焊料
150‧‧‧晶片
152‧‧‧主動表面
154‧‧‧接墊
圖1A至圖1K是依照本發明的一實施例的一種封裝結構的製作方法之流程剖面示意圖。 圖2是依照本發明的一實施例的高分子膠體於圖案化防焊層上的配置之俯視示意圖。 圖3是依照本發明的另一實施例的高分子膠體於圖案化防焊層上的配置之俯視示意圖。
100‧‧‧封裝結構
110‧‧‧基板
112‧‧‧焊墊
120‧‧‧圖案化防焊層
130‧‧‧高分子膠體
140‧‧‧焊料
150‧‧‧晶片
152‧‧‧主動表面
154‧‧‧接墊
Claims (20)
- 一種封裝結構的製作方法,包括: 提供一基板,該基板包括多個焊墊; 形成一圖案化防焊層於該基板上,該圖案化防焊層包括多個階梯狀開口,該些階梯狀開口分別暴露該些焊墊; 設置一高分子膠體於該圖案化防焊層的一頂面,其中該高分子膠體至少環繞該些焊墊的一設置區域並設置於兩相鄰焊墊之間; 分別設置多個焊料於該些焊墊上,其中該些焊料分別位於該些階梯狀開口內; 設置一晶片於該基板上,其中該晶片包括一主動表面以及多個接墊,該些接墊位於該主動表面,並透過該些焊料而與該些焊墊連接;以及 對該些焊料進行一迴焊製程,並使熱熔膠體填充於該圖案化防焊層的一頂面與該主動表面之間。
- 如申請專利範圍第1項所述的封裝結構的製作方法,其中形成該圖案化防焊層於該基板上的步驟更包括: 形成一第一防焊層於該基板上,其中該第一防焊層覆蓋該些焊墊; 對該第一防焊層進行一第一圖案化製程以形成包括多個第一開口的一第一圖案化防焊層,該些第一開口分別暴露該些焊墊; 形成一第二防焊層於該第一圖案化防焊層上;以及 對該第二防焊層進行一第二圖案化製程以形成包括多個第二開口的一第二圖案化防焊層,其中該些第二開口分別暴露該些第一開口及環繞該些第一開口的部分該第一圖案化防焊層,各該第一開口及對應的第二開口共同定義出各該階梯狀開口。
- 如申請專利範圍第2項所述的封裝結構,其中該高分子膠體設置於該第二圖案化防焊層上。
- 如申請專利範圍第2項所述的封裝結構的製作方法,其中該第一圖案化製程以及該第二圖案化製程包括曝光顯影製程。
- 如申請專利範圍第1項所述的封裝結構的製作方法,其中該高分子膠體環繞各該階梯狀開口。
- 如申請專利範圍第1項所述的封裝結構的製作方法,其中該高分子膠體的材料包括合成聚酯樹脂。
- 如申請專利範圍第1項所述的封裝結構的製作方法,更包括: 在分別設置該些焊料於該些焊墊上之前,對該高分子膠體進行一預固化製程,以使該高分子膠體呈現一半固化狀態。
- 如申請專利範圍第7項所述的封裝結構的製作方法,其中該預固化製程包括對該高分子膠體進行加熱。
- 如申請專利範圍第8項所述的封裝結構的製作方法,其中對該高分子膠體進行加熱的一加熱溫度實質上介於攝氏50度至80度之間。
- 如申請專利範圍第1項所述的封裝結構的製作方法,其中分別設置該些焊料於該些焊墊上的方法包括網板印刷。
- 如申請專利範圍第1項所述的封裝結構的製作方法,其中設置該高分子膠體於該圖案化防焊層的該頂面的方法包括網板印刷。
- 如申請專利範圍第1項所述的封裝結構的製作方法,其中該基板包括軟性電路板。
- 一種封裝結構,包括: 一基板,包括多個焊墊; 一圖案化防焊層,設置於該基板上並包括多個階梯狀開口,該些階梯狀開口分別暴露該些焊墊; 多個焊料,設置於該些焊墊上並位於該些階梯狀開口內; 一晶片,設置於該基板上並包括一主動表面以及多個接墊,該些接墊設置於該主動表面並透過該些焊料而與該些焊墊連接;以及 一高分子膠體,填充於該圖案化防焊層的一頂面與該主動表面之間,其中該高分子膠體至少環繞該些焊料的一設置區域並填充於兩相鄰焊料之間。
- 如申請專利範圍第13項所述的封裝結構,其中該圖案化防焊層包括: 一第一圖案化防焊層,設置於該基板上並包括多個第一開口,該些第一開口分別暴露該些焊墊;以及 一第二圖案化防焊層,設置於該第一圖案化防焊層上並包括多個第二開口,該些第二開口分別暴露該些第一開口及環繞該些第一開口的部分該第一圖案化防焊層,其中各該第一開口及對應的第二開口共同定義出各該階梯狀開口。
- 如申請專利範圍第14項所述的封裝結構,其中該高分子膠體填充於該第二圖案化防焊層與該晶片之間。
- 如申請專利範圍第13項所述的封裝結構,其中該高分子膠體環繞各該階梯狀開口。
- 如申請專利範圍第13項所述的封裝結構,其中該些焊料分別填充該些階梯狀開口。
- 如申請專利範圍第13項所述的封裝結構,其中該高分子膠體的材料包括合成聚酯樹脂。
- 如申請專利範圍第13項所述的封裝結構,其中該基板包括軟性電路板。
- 如申請專利範圍第13項所述的封裝結構,其中各該接墊的尺寸實質上大於各該焊墊的尺寸。
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW105128012A TWI606565B (zh) | 2016-08-31 | 2016-08-31 | 封裝結構及其製作方法 |
US15/293,309 US20180061793A1 (en) | 2016-08-31 | 2016-10-14 | Package structure and manufacturing method thereof |
CN201610903318.XA CN107785331A (zh) | 2016-08-31 | 2016-10-18 | 封装结构及其制作方法 |
JP2017029757A JP6764355B2 (ja) | 2016-08-31 | 2017-02-21 | パッケージ構造およびその製造方法 |
EP17172245.7A EP3291285A1 (en) | 2016-08-31 | 2017-05-22 | Semiconductor package structure with a polymer gel surrounding solders connecting a chip to a substrate and manufacturing method thereof |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW105128012A TWI606565B (zh) | 2016-08-31 | 2016-08-31 | 封裝結構及其製作方法 |
Publications (2)
Publication Number | Publication Date |
---|---|
TWI606565B TWI606565B (zh) | 2017-11-21 |
TW201807797A true TW201807797A (zh) | 2018-03-01 |
Family
ID=58772412
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW105128012A TWI606565B (zh) | 2016-08-31 | 2016-08-31 | 封裝結構及其製作方法 |
Country Status (5)
Country | Link |
---|---|
US (1) | US20180061793A1 (zh) |
EP (1) | EP3291285A1 (zh) |
JP (1) | JP6764355B2 (zh) |
CN (1) | CN107785331A (zh) |
TW (1) | TWI606565B (zh) |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI801483B (zh) * | 2019-01-04 | 2023-05-11 | 陳石磯 | 簡易型電路板與晶片之封裝結構 |
CN112186091B (zh) * | 2019-06-17 | 2022-04-15 | 成都辰显光电有限公司 | 微型发光二极管芯片的键合方法 |
CN112185988B (zh) * | 2019-06-17 | 2022-12-06 | 成都辰显光电有限公司 | 显示面板及显示面板的制备方法 |
CN112713167B (zh) * | 2019-10-25 | 2023-05-19 | 成都辰显光电有限公司 | 一种显示面板及显示面板的制备方法 |
CN118412412A (zh) * | 2024-06-27 | 2024-07-30 | 惠科股份有限公司 | 发光元件的制备方法及显示装置 |
Family Cites Families (28)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH07254632A (ja) * | 1994-03-15 | 1995-10-03 | Clarion Co Ltd | 半導体装置及びその製造方法 |
JP2907188B2 (ja) * | 1997-05-30 | 1999-06-21 | 日本電気株式会社 | 半導体装置、半導体装置の実装方法、および半導体装置の製造方法 |
JP3572994B2 (ja) * | 1999-04-23 | 2004-10-06 | 松下電工株式会社 | 固体装置接合用シートの製造方法および固体装置の基板搭載方法 |
JP2002026056A (ja) * | 2000-07-12 | 2002-01-25 | Sony Corp | 半田バンプの形成方法及び半導体装置の製造方法 |
US6804190B2 (en) * | 2000-10-10 | 2004-10-12 | Matsushita Electric Industrial Co., Ltd. | High density phase-change type optical disk having a data efficiency of more than 80 percent |
DK1392714T3 (da) * | 2001-03-12 | 2006-01-09 | Intercept Pharmaceuticals Inc | Steroider som agonister for FXR |
JP3866591B2 (ja) * | 2001-10-29 | 2007-01-10 | 富士通株式会社 | 電極間接続構造体の形成方法および電極間接続構造体 |
US20050049334A1 (en) * | 2003-09-03 | 2005-03-03 | Slawomir Rubinsztain | Solvent-modified resin system containing filler that has high Tg, transparency and good reliability in wafer level underfill applications |
US6998539B2 (en) * | 2003-05-27 | 2006-02-14 | Xerox Corporation | Standoff/mask structure for electrical interconnect |
TWI253697B (en) * | 2005-04-08 | 2006-04-21 | Phoenix Prec Technology Corp | Method for fabricating a flip chip package |
JP4249164B2 (ja) * | 2005-08-11 | 2009-04-02 | ハリマ化成株式会社 | はんだペースト組成物 |
JP4720438B2 (ja) * | 2005-11-01 | 2011-07-13 | 日本電気株式会社 | フリップチップ接続方法 |
US7652374B2 (en) * | 2006-07-31 | 2010-01-26 | Chi Wah Kok | Substrate and process for semiconductor flip chip package |
EP1952935B1 (en) * | 2007-02-01 | 2016-05-11 | Harima Chemicals, Inc. | Solder paste composition and solder precoating method |
JPWO2009104506A1 (ja) * | 2008-02-19 | 2011-06-23 | 日本電気株式会社 | プリント配線板、電子装置及びその製造方法 |
EP2257143A1 (en) * | 2008-02-29 | 2010-12-01 | Sumitomo Bakelite Co., Ltd. | Solder connecting method, electronic device and method for manufacturing same |
US7812460B2 (en) * | 2008-05-30 | 2010-10-12 | Unimicron Technology Corp. | Packaging substrate and method for fabricating the same |
TWI478300B (zh) * | 2008-06-23 | 2015-03-21 | Unimicron Technology Corp | 覆晶式封裝基板及其製法 |
US8330256B2 (en) * | 2008-11-18 | 2012-12-11 | Seiko Epson Corporation | Semiconductor device having through electrodes, a manufacturing method thereof, and an electronic apparatus |
JP2010171118A (ja) * | 2009-01-21 | 2010-08-05 | Panasonic Electric Works Co Ltd | 実装部品の表面実装方法、その方法を用いて得られる実装部品構造体、及びその方法に用いられるアンダーフィル用液状エポキシ樹脂組成物 |
DE102009009828A1 (de) * | 2009-02-19 | 2010-09-02 | Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. | Bauteilanordnung und Verfahren zu dessen Herstellung |
KR20110064471A (ko) * | 2009-12-08 | 2011-06-15 | 삼성전기주식회사 | 패키지 기판 및 그의 제조방법 |
KR20120133057A (ko) * | 2011-05-30 | 2012-12-10 | 삼성전자주식회사 | 반도체 패키지 및 그 제조방법 |
JP2013151589A (ja) * | 2012-01-24 | 2013-08-08 | Sumitomo Bakelite Co Ltd | 樹脂組成物、半導体装置、多層回路基板および電子部品 |
US8803333B2 (en) * | 2012-05-18 | 2014-08-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Three-dimensional chip stack and method of forming the same |
KR20140068653A (ko) * | 2012-11-28 | 2014-06-09 | 삼성전기주식회사 | 인쇄회로기판 및 이의 제조방법 |
JPWO2016035637A1 (ja) * | 2014-09-01 | 2017-04-27 | 積水化学工業株式会社 | 接続構造体の製造方法 |
JP2016058673A (ja) * | 2014-09-12 | 2016-04-21 | イビデン株式会社 | プリント配線板およびその製造方法 |
-
2016
- 2016-08-31 TW TW105128012A patent/TWI606565B/zh not_active IP Right Cessation
- 2016-10-14 US US15/293,309 patent/US20180061793A1/en not_active Abandoned
- 2016-10-18 CN CN201610903318.XA patent/CN107785331A/zh active Pending
-
2017
- 2017-02-21 JP JP2017029757A patent/JP6764355B2/ja not_active Expired - Fee Related
- 2017-05-22 EP EP17172245.7A patent/EP3291285A1/en not_active Withdrawn
Also Published As
Publication number | Publication date |
---|---|
EP3291285A1 (en) | 2018-03-07 |
US20180061793A1 (en) | 2018-03-01 |
JP6764355B2 (ja) | 2020-09-30 |
JP2018037632A (ja) | 2018-03-08 |
CN107785331A (zh) | 2018-03-09 |
TWI606565B (zh) | 2017-11-21 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TWI606565B (zh) | 封裝結構及其製作方法 | |
TWI512926B (zh) | 電路板層疊封裝結構及其製作方法 | |
JPH11340359A (ja) | 半導体装置及びその製造方法、回路基板並びに電子機器 | |
JPH1056099A (ja) | 多層回路基板およびその製造方法 | |
TWI611523B (zh) | 半導體封裝件之製法 | |
JP2005093551A (ja) | 半導体装置のパッケージ構造およびパッケージ化方法 | |
TWI230995B (en) | Electronic package with passive components | |
TWI550744B (zh) | 單層線路式封裝基板及其製法、單層線路式封裝結構及其製法 | |
WO2006100738A1 (ja) | 半導体装置及びその製造方法 | |
KR102117469B1 (ko) | 전자 소자 모듈 및 그 제조 방법 | |
JP4556671B2 (ja) | 半導体パッケージ及びフレキシブルサーキット基板 | |
TW201633468A (zh) | 封裝模組及其基板結構 | |
TWI438880B (zh) | 嵌埋穿孔晶片之封裝結構及其製法 | |
TWI417970B (zh) | 封裝結構及其製法 | |
TWI581376B (zh) | 封裝結構及其製法 | |
TWI663663B (zh) | 電子封裝構件及其製作方法 | |
JP4206779B2 (ja) | 半導体装置の製造方法 | |
JP3897278B2 (ja) | フレキシブル配線基板の製造方法 | |
JP2005109088A (ja) | 半導体装置及びその製造方法、回路基板並びに電子機器 | |
TWI508197B (zh) | 半導體封裝件及其製法 | |
KR20170124769A (ko) | 전자 소자 모듈 및 그 제조 방법 | |
JP3844079B2 (ja) | 半導体装置の製造方法 | |
JP4310631B2 (ja) | 半導体装置、回路基板並びに電子機器 | |
CN107039389B (zh) | 封装基板与其制作方法 | |
CN102751248A (zh) | 嵌埋穿孔芯片的封装结构及其制法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
MM4A | Annulment or lapse of patent due to non-payment of fees |