KR100939593B1 - 습식 에칭 언더컷팅들을 최소화하고 k가 2.5 미만인 최저k 유전체들의 공극 밀봉을 제공하는 방법 - Google Patents
습식 에칭 언더컷팅들을 최소화하고 k가 2.5 미만인 최저k 유전체들의 공극 밀봉을 제공하는 방법 Download PDFInfo
- Publication number
- KR100939593B1 KR100939593B1 KR1020070108170A KR20070108170A KR100939593B1 KR 100939593 B1 KR100939593 B1 KR 100939593B1 KR 1020070108170 A KR1020070108170 A KR 1020070108170A KR 20070108170 A KR20070108170 A KR 20070108170A KR 100939593 B1 KR100939593 B1 KR 100939593B1
- Authority
- KR
- South Korea
- Prior art keywords
- dielectric layer
- layer
- dielectric constant
- low dielectric
- carbon
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
- H01L21/76831—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers in via holes or trenches, e.g. non-conductive sidewall liners
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02041—Cleaning
- H01L21/02043—Cleaning before device manufacture, i.e. Begin-Of-Line process
- H01L21/02052—Wet cleaning only
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/0226—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
- H01L21/02263—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
- H01L21/02271—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
- H01L21/02274—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition in the presence of a plasma [PECVD]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31105—Etching inorganic layers
- H01L21/31111—Etching inorganic layers by chemical means
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Inorganic Chemistry (AREA)
- General Chemical & Material Sciences (AREA)
- Plasma & Fusion (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Formation Of Insulating Films (AREA)
- Physical Vapour Deposition (AREA)
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US86677006P | 2006-11-21 | 2006-11-21 | |
US60/866,770 | 2006-11-21 | ||
US11/694,856 US20070287301A1 (en) | 2006-03-31 | 2007-03-30 | Method to minimize wet etch undercuts and provide pore sealing of extreme low k (k<2.5) dielectrics |
US11/694,856 | 2007-03-30 |
Publications (2)
Publication Number | Publication Date |
---|---|
KR20080046087A KR20080046087A (ko) | 2008-05-26 |
KR100939593B1 true KR100939593B1 (ko) | 2010-02-01 |
Family
ID=39517296
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
KR1020070108170A Expired - Fee Related KR100939593B1 (ko) | 2006-11-21 | 2007-10-26 | 습식 에칭 언더컷팅들을 최소화하고 k가 2.5 미만인 최저k 유전체들의 공극 밀봉을 제공하는 방법 |
Country Status (4)
Country | Link |
---|---|
JP (1) | JP5174435B2 (enrdf_load_stackoverflow) |
KR (1) | KR100939593B1 (enrdf_load_stackoverflow) |
CN (1) | CN100550318C (enrdf_load_stackoverflow) |
TW (1) | TWI392024B (enrdf_load_stackoverflow) |
Families Citing this family (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8236684B2 (en) * | 2008-06-27 | 2012-08-07 | Applied Materials, Inc. | Prevention and reduction of solvent and solution penetration into porous dielectrics using a thin barrier layer |
CN101740332B (zh) * | 2008-11-13 | 2012-04-25 | 中芯国际集成电路制造(北京)有限公司 | 一种半导体元件的蚀刻方法 |
US20120122320A1 (en) * | 2010-11-17 | 2012-05-17 | Applied Materials, Inc. | Method Of Processing Low K Dielectric Films |
US9034770B2 (en) * | 2012-09-17 | 2015-05-19 | Applied Materials, Inc. | Differential silicon oxide etch |
CN103839871B (zh) * | 2012-11-21 | 2017-09-08 | 中芯国际集成电路制造(上海)有限公司 | 一种半导体器件的制造方法 |
CN105448705B (zh) * | 2014-06-18 | 2018-05-04 | 无锡华润上华科技有限公司 | 一种消除晶圆氧化膜上微粒的方法及其氧化膜 |
CN105244257B (zh) * | 2014-07-08 | 2020-06-23 | 中芯国际集成电路制造(上海)有限公司 | 改善多孔低k薄膜的突起缺陷的方法 |
CN105702619A (zh) * | 2014-11-27 | 2016-06-22 | 中芯国际集成电路制造(上海)有限公司 | 半导体结构的形成方法 |
US20160225652A1 (en) | 2015-02-03 | 2016-08-04 | Applied Materials, Inc. | Low temperature chuck for plasma processing systems |
CN111863610A (zh) * | 2020-05-12 | 2020-10-30 | 中国电子科技集团公司第十一研究所 | 一种制备电极孔的方法及计算机可读存储介质 |
CN113667976A (zh) * | 2021-08-27 | 2021-11-19 | 中国科学院兰州化学物理研究所 | 一种具有封孔顶层的耐蚀dlc薄膜及其制备方法 |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR20040058955A (ko) * | 2002-12-27 | 2004-07-05 | 주식회사 하이닉스반도체 | 듀얼 다마신 패턴 형성 방법 |
KR20050014231A (ko) * | 2003-07-30 | 2005-02-07 | 매그나칩 반도체 유한회사 | 반도체소자의 형성방법 |
KR20060059913A (ko) * | 2003-08-14 | 2006-06-02 | 어플라이드 머티어리얼스, 인코포레이티드 | SIOC 낮은 k 막의 응력을 감소시키는 방법 |
Family Cites Families (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2001077196A (ja) * | 1999-09-08 | 2001-03-23 | Sony Corp | 半導体装置の製造方法 |
TW535253B (en) * | 2000-09-08 | 2003-06-01 | Applied Materials Inc | Plasma treatment of silicon carbide films |
US6890850B2 (en) * | 2001-12-14 | 2005-05-10 | Applied Materials, Inc. | Method of depositing dielectric materials in damascene applications |
US6936551B2 (en) * | 2002-05-08 | 2005-08-30 | Applied Materials Inc. | Methods and apparatus for E-beam treatment used to fabricate integrated circuit devices |
US6927178B2 (en) * | 2002-07-11 | 2005-08-09 | Applied Materials, Inc. | Nitrogen-free dielectric anti-reflective coating and hardmask |
US7005390B2 (en) * | 2002-10-09 | 2006-02-28 | Intel Corporation | Replenishment of surface carbon and surface passivation of low-k porous silicon-based dielectric materials |
KR100573484B1 (ko) * | 2003-06-30 | 2006-04-24 | 에스티마이크로일렉트로닉스 엔.브이. | 반도체 소자 및 그 제조 방법 |
JP2005050954A (ja) * | 2003-07-31 | 2005-02-24 | Toshiba Corp | 半導体装置およびその製造方法 |
JP4015976B2 (ja) * | 2003-08-28 | 2007-11-28 | 株式会社東芝 | 電子装置の製造方法 |
JP2005203568A (ja) * | 2004-01-15 | 2005-07-28 | Semiconductor Leading Edge Technologies Inc | 半導体装置の製造方法及び半導体装置 |
JP2006332408A (ja) * | 2005-05-27 | 2006-12-07 | Sony Corp | 半導体装置の製造方法 |
-
2007
- 2007-10-26 KR KR1020070108170A patent/KR100939593B1/ko not_active Expired - Fee Related
- 2007-10-29 TW TW096140628A patent/TWI392024B/zh active
- 2007-10-29 CN CNB2007101651423A patent/CN100550318C/zh not_active Expired - Fee Related
- 2007-11-16 JP JP2007298307A patent/JP5174435B2/ja active Active
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR20040058955A (ko) * | 2002-12-27 | 2004-07-05 | 주식회사 하이닉스반도체 | 듀얼 다마신 패턴 형성 방법 |
KR20050014231A (ko) * | 2003-07-30 | 2005-02-07 | 매그나칩 반도체 유한회사 | 반도체소자의 형성방법 |
KR20060059913A (ko) * | 2003-08-14 | 2006-06-02 | 어플라이드 머티어리얼스, 인코포레이티드 | SIOC 낮은 k 막의 응력을 감소시키는 방법 |
Also Published As
Publication number | Publication date |
---|---|
TWI392024B (zh) | 2013-04-01 |
CN101202227A (zh) | 2008-06-18 |
KR20080046087A (ko) | 2008-05-26 |
JP2008147644A (ja) | 2008-06-26 |
TW200826196A (en) | 2008-06-16 |
JP5174435B2 (ja) | 2013-04-03 |
CN100550318C (zh) | 2009-10-14 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8445075B2 (en) | Method to minimize wet etch undercuts and provide pore sealing of extreme low k (k<2.5) dielectrics | |
KR100939593B1 (ko) | 습식 에칭 언더컷팅들을 최소화하고 k가 2.5 미만인 최저k 유전체들의 공극 밀봉을 제공하는 방법 | |
KR102744452B1 (ko) | 리모트 플라즈마 처리를 사용한 실리콘 카바이드 막의 치밀화 | |
US7851384B2 (en) | Method to mitigate impact of UV and E-beam exposure on semiconductor device film properties by use of a bilayer film | |
KR101061331B1 (ko) | 층간 부착 개선 방법 | |
KR102376352B1 (ko) | 다공성의 낮은 유전상수 필름 상에 기공 밀봉 층을 제공하기 위한 방법 및 조성물 | |
KR100960755B1 (ko) | 다마신 분야에서 유전체 재료를 증착하는 방법 | |
US7091137B2 (en) | Bi-layer approach for a hermetic low dielectric constant layer for barrier applications | |
US7115534B2 (en) | Dielectric materials to prevent photoresist poisoning | |
TWI673826B (zh) | 可流動膜固化穿透深度之改進以及應力調諧 | |
US8481422B2 (en) | Prevention and reduction of solvent and solution penetration into porous dielectrics using a thin barrier layer | |
US20050277302A1 (en) | Advanced low dielectric constant barrier layers | |
US7288205B2 (en) | Hermetic low dielectric constant layer for barrier applications | |
CN1522313A (zh) | 在低介电常数电介质上沉积化学气相沉积膜和原子层沉积膜的方法 | |
TW201823257A (zh) | 用於緻密osg膜的橋接甲矽基之烷基化合物的用途 | |
KR101106425B1 (ko) | 질소-비함유 유전성 반사방지 코팅부 및 하드마스크 | |
TWI762761B (zh) | 用於密osg膜的有機取代的硬化添料化合物與矽構造形成劑 | |
JP4408816B2 (ja) | 半導体装置の製造方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A201 | Request for examination | ||
PA0109 | Patent application |
St.27 status event code: A-0-1-A10-A12-nap-PA0109 |
|
PA0201 | Request for examination |
St.27 status event code: A-1-2-D10-D11-exm-PA0201 |
|
PG1501 | Laying open of application |
St.27 status event code: A-1-1-Q10-Q12-nap-PG1501 |
|
D13-X000 | Search requested |
St.27 status event code: A-1-2-D10-D13-srh-X000 |
|
D14-X000 | Search report completed |
St.27 status event code: A-1-2-D10-D14-srh-X000 |
|
E902 | Notification of reason for refusal | ||
PE0902 | Notice of grounds for rejection |
St.27 status event code: A-1-2-D10-D21-exm-PE0902 |
|
T11-X000 | Administrative time limit extension requested |
St.27 status event code: U-3-3-T10-T11-oth-X000 |
|
P11-X000 | Amendment of application requested |
St.27 status event code: A-2-2-P10-P11-nap-X000 |
|
P13-X000 | Application amended |
St.27 status event code: A-2-2-P10-P13-nap-X000 |
|
E701 | Decision to grant or registration of patent right | ||
PE0701 | Decision of registration |
St.27 status event code: A-1-2-D10-D22-exm-PE0701 |
|
GRNT | Written decision to grant | ||
PR0701 | Registration of establishment |
St.27 status event code: A-2-4-F10-F11-exm-PR0701 |
|
PR1002 | Payment of registration fee |
St.27 status event code: A-2-2-U10-U11-oth-PR1002 Fee payment year number: 1 |
|
PG1601 | Publication of registration |
St.27 status event code: A-4-4-Q10-Q13-nap-PG1601 |
|
PN2301 | Change of applicant |
St.27 status event code: A-5-5-R10-R13-asn-PN2301 St.27 status event code: A-5-5-R10-R11-asn-PN2301 |
|
FPAY | Annual fee payment |
Payment date: 20121227 Year of fee payment: 4 |
|
PR1001 | Payment of annual fee |
St.27 status event code: A-4-4-U10-U11-oth-PR1001 Fee payment year number: 4 |
|
FPAY | Annual fee payment |
Payment date: 20131227 Year of fee payment: 5 |
|
PR1001 | Payment of annual fee |
St.27 status event code: A-4-4-U10-U11-oth-PR1001 Fee payment year number: 5 |
|
FPAY | Annual fee payment |
Payment date: 20141230 Year of fee payment: 6 |
|
PR1001 | Payment of annual fee |
St.27 status event code: A-4-4-U10-U11-oth-PR1001 Fee payment year number: 6 |
|
FPAY | Annual fee payment |
Payment date: 20151230 Year of fee payment: 7 |
|
PR1001 | Payment of annual fee |
St.27 status event code: A-4-4-U10-U11-oth-PR1001 Fee payment year number: 7 |
|
LAPS | Lapse due to unpaid annual fee | ||
PC1903 | Unpaid annual fee |
St.27 status event code: A-4-4-U10-U13-oth-PC1903 Not in force date: 20170123 Payment event data comment text: Termination Category : DEFAULT_OF_REGISTRATION_FEE |
|
P22-X000 | Classification modified |
St.27 status event code: A-4-4-P10-P22-nap-X000 |
|
PC1903 | Unpaid annual fee |
St.27 status event code: N-4-6-H10-H13-oth-PC1903 Ip right cessation event data comment text: Termination Category : DEFAULT_OF_REGISTRATION_FEE Not in force date: 20170123 |