JPH0645327A - 半導体装置の製造方法 - Google Patents
半導体装置の製造方法Info
- Publication number
- JPH0645327A JPH0645327A JP3000795A JP79591A JPH0645327A JP H0645327 A JPH0645327 A JP H0645327A JP 3000795 A JP3000795 A JP 3000795A JP 79591 A JP79591 A JP 79591A JP H0645327 A JPH0645327 A JP H0645327A
- Authority
- JP
- Japan
- Prior art keywords
- insulating film
- film
- etching
- coating film
- coating
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 29
- 238000004519 manufacturing process Methods 0.000 title claims description 8
- 238000005530 etching Methods 0.000 claims abstract description 33
- 239000011248 coating agent Substances 0.000 claims abstract description 31
- 238000000576 coating method Methods 0.000 claims abstract description 31
- 239000000758 substrate Substances 0.000 claims abstract description 21
- 239000000463 material Substances 0.000 claims abstract description 4
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 abstract description 14
- 229910052814 silicon oxide Inorganic materials 0.000 abstract description 12
- 238000005268 plasma chemical vapour deposition Methods 0.000 abstract description 5
- 238000000034 method Methods 0.000 description 20
- 239000011229 interlayer Substances 0.000 description 13
- 229920005989 resin Polymers 0.000 description 12
- 239000011347 resin Substances 0.000 description 12
- 229910052581 Si3N4 Inorganic materials 0.000 description 8
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 8
- 239000005380 borophosphosilicate glass Substances 0.000 description 7
- 238000007796 conventional method Methods 0.000 description 4
- 238000012544 monitoring process Methods 0.000 description 4
- 238000000151 deposition Methods 0.000 description 3
- 238000001312 dry etching Methods 0.000 description 3
- 239000010410 layer Substances 0.000 description 3
- 229920003986 novolac Polymers 0.000 description 3
- PPBRXRYQALVLMV-UHFFFAOYSA-N Styrene Chemical compound C=CC1=CC=CC=C1 PPBRXRYQALVLMV-UHFFFAOYSA-N 0.000 description 2
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 2
- 238000012937 correction Methods 0.000 description 2
- 230000008021 deposition Effects 0.000 description 2
- 239000007789 gas Substances 0.000 description 2
- 229910052760 oxygen Inorganic materials 0.000 description 2
- 239000001301 oxygen Substances 0.000 description 2
- 229920002120 photoresistant polymer Polymers 0.000 description 2
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 1
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 1
- 239000004642 Polyimide Substances 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 229910052796 boron Inorganic materials 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 239000012535 impurity Substances 0.000 description 1
- 239000011810 insulating material Substances 0.000 description 1
- 238000009413 insulation Methods 0.000 description 1
- 230000016507 interphase Effects 0.000 description 1
- 229910052698 phosphorus Inorganic materials 0.000 description 1
- 239000011574 phosphorus Substances 0.000 description 1
- 229920001721 polyimide Polymers 0.000 description 1
- 239000000377 silicon dioxide Substances 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76819—Smoothing of the dielectric
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/31051—Planarisation of the insulating layers
- H01L21/31053—Planarisation of the insulating layers involving a dielectric removal step
- H01L21/31055—Planarisation of the insulating layers involving a dielectric removal step the removal being a chemical etching step, e.g. dry etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31105—Etching inorganic layers
- H01L21/31111—Etching inorganic layers by chemical means
- H01L21/31116—Etching inorganic layers by chemical means by dry-etching
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Power Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- General Chemical & Material Sciences (AREA)
- Inorganic Chemistry (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Drying Of Semiconductors (AREA)
Priority Applications (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP3000795A JPH0645327A (ja) | 1991-01-09 | 1991-01-09 | 半導体装置の製造方法 |
| US07/816,035 US5272115A (en) | 1991-01-09 | 1991-12-30 | Method of leveling the laminated surface of a semiconductor substrate |
| DE69230229T DE69230229T2 (de) | 1991-01-09 | 1992-01-06 | Verfahren für die Ätzung und/oder Einebung eines mehrschichtigen Halbleitersubstrats |
| EP92300080A EP0494745B1 (en) | 1991-01-09 | 1992-01-06 | Method of etching and/or leveling the surface of a laminated semiconductor substrate |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP3000795A JPH0645327A (ja) | 1991-01-09 | 1991-01-09 | 半導体装置の製造方法 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| JPH0645327A true JPH0645327A (ja) | 1994-02-18 |
Family
ID=11483617
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP3000795A Pending JPH0645327A (ja) | 1991-01-09 | 1991-01-09 | 半導体装置の製造方法 |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US5272115A (enExample) |
| EP (1) | EP0494745B1 (enExample) |
| JP (1) | JPH0645327A (enExample) |
| DE (1) | DE69230229T2 (enExample) |
Families Citing this family (34)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5384483A (en) * | 1992-02-28 | 1995-01-24 | Sgs-Thomson Microelectronics, Inc. | Planarizing glass layer spaced from via holes |
| JP2820187B2 (ja) * | 1992-04-16 | 1998-11-05 | 三星電子 株式会社 | 半導体装置の製造方法 |
| US5419803A (en) * | 1993-11-17 | 1995-05-30 | Hughes Aircraft Company | Method of planarizing microstructures |
| US5488015A (en) * | 1994-05-20 | 1996-01-30 | Texas Instruments Incorporated | Method of making an interconnect structure with an integrated low density dielectric |
| US5494854A (en) * | 1994-08-17 | 1996-02-27 | Texas Instruments Incorporated | Enhancement in throughput and planarity during CMP using a dielectric stack containing HDP-SiO2 films |
| US5670828A (en) * | 1995-02-21 | 1997-09-23 | Advanced Micro Devices, Inc. | Tunneling technology for reducing intra-conductive layer capacitance |
| US5672907A (en) * | 1995-03-22 | 1997-09-30 | Nippon Steel Corporation | Semiconductor device having character in BPSG film |
| US5843847A (en) * | 1996-04-29 | 1998-12-01 | Applied Materials, Inc. | Method for etching dielectric layers with high selectivity and low microloading |
| US5814563A (en) * | 1996-04-29 | 1998-09-29 | Applied Materials, Inc. | Method for etching dielectric using fluorohydrocarbon gas, NH3 -generating gas, and carbon-oxygen gas |
| KR100190048B1 (ko) * | 1996-06-25 | 1999-06-01 | 윤종용 | 반도체 소자의 소자 분리 방법 |
| US6115233A (en) * | 1996-06-28 | 2000-09-05 | Lsi Logic Corporation | Integrated circuit device having a capacitor with the dielectric peripheral region being greater than the dielectric central region |
| US6395620B1 (en) * | 1996-10-08 | 2002-05-28 | Micron Technology, Inc. | Method for forming a planar surface over low density field areas on a semiconductor wafer |
| US6108093A (en) * | 1997-06-04 | 2000-08-22 | Lsi Logic Corporation | Automated inspection system for residual metal after chemical-mechanical polishing |
| JPH1187286A (ja) | 1997-09-05 | 1999-03-30 | Lsi Logic Corp | 半導体ウエハの二段階式化学的機械的研磨方法及び装置 |
| US6234883B1 (en) | 1997-10-01 | 2001-05-22 | Lsi Logic Corporation | Method and apparatus for concurrent pad conditioning and wafer buff in chemical mechanical polishing |
| EP0932191A1 (en) * | 1997-12-30 | 1999-07-28 | International Business Machines Corporation | Method of plasma etching doped polysilicon layers with uniform etch rates |
| US6531397B1 (en) | 1998-01-09 | 2003-03-11 | Lsi Logic Corporation | Method and apparatus for using across wafer back pressure differentials to influence the performance of chemical mechanical polishing |
| US6060370A (en) * | 1998-06-16 | 2000-05-09 | Lsi Logic Corporation | Method for shallow trench isolations with chemical-mechanical polishing |
| US6071818A (en) | 1998-06-30 | 2000-06-06 | Lsi Logic Corporation | Endpoint detection method and apparatus which utilize an endpoint polishing layer of catalyst material |
| US6268224B1 (en) | 1998-06-30 | 2001-07-31 | Lsi Logic Corporation | Method and apparatus for detecting an ion-implanted polishing endpoint layer within a semiconductor wafer |
| US6241847B1 (en) | 1998-06-30 | 2001-06-05 | Lsi Logic Corporation | Method and apparatus for detecting a polishing endpoint based upon infrared signals |
| US6077783A (en) * | 1998-06-30 | 2000-06-20 | Lsi Logic Corporation | Method and apparatus for detecting a polishing endpoint based upon heat conducted through a semiconductor wafer |
| US6074517A (en) * | 1998-07-08 | 2000-06-13 | Lsi Logic Corporation | Method and apparatus for detecting an endpoint polishing layer by transmitting infrared light signals through a semiconductor wafer |
| US6066266A (en) * | 1998-07-08 | 2000-05-23 | Lsi Logic Corporation | In-situ chemical-mechanical polishing slurry formulation for compensation of polish pad degradation |
| US6285035B1 (en) | 1998-07-08 | 2001-09-04 | Lsi Logic Corporation | Apparatus for detecting an endpoint polishing layer of a semiconductor wafer having a wafer carrier with independent concentric sub-carriers and associated method |
| US6080670A (en) * | 1998-08-10 | 2000-06-27 | Lsi Logic Corporation | Method of detecting a polishing endpoint layer of a semiconductor wafer which includes a non-reactive reporting specie |
| US6201253B1 (en) | 1998-10-22 | 2001-03-13 | Lsi Logic Corporation | Method and apparatus for detecting a planarized outer layer of a semiconductor wafer with a confocal optical system |
| US6225210B1 (en) * | 1998-12-09 | 2001-05-01 | Advanced Micro Devices, Inc. | High density capping layers with improved adhesion to copper interconnects |
| US6121147A (en) * | 1998-12-11 | 2000-09-19 | Lsi Logic Corporation | Apparatus and method of detecting a polishing endpoint layer of a semiconductor wafer which includes a metallic reporting substance |
| US6117779A (en) * | 1998-12-15 | 2000-09-12 | Lsi Logic Corporation | Endpoint detection method and apparatus which utilize a chelating agent to detect a polishing endpoint |
| US6528389B1 (en) | 1998-12-17 | 2003-03-04 | Lsi Logic Corporation | Substrate planarization with a chemical mechanical polishing stop layer |
| US7751609B1 (en) | 2000-04-20 | 2010-07-06 | Lsi Logic Corporation | Determination of film thickness during chemical mechanical polishing |
| KR100856325B1 (ko) * | 2005-12-29 | 2008-09-03 | 동부일렉트로닉스 주식회사 | 반도체 소자의 절연막 및 그 형성 방법 |
| US10879108B2 (en) * | 2016-11-15 | 2020-12-29 | Taiwan Semiconductor Manufacturing Co., Ltd. | Topographic planarization method for lithography process |
Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS57102051A (en) * | 1980-12-17 | 1982-06-24 | Fujitsu Ltd | Manufacture of semiconductor device |
| JPS6273723A (ja) * | 1985-09-27 | 1987-04-04 | Sumitomo Electric Ind Ltd | エツチバツク法による平坦化工程終点検出方法 |
| JPH0194623A (ja) * | 1987-10-06 | 1989-04-13 | Nec Corp | 多層配線半導体装置の製造方法 |
Family Cites Families (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS59147433A (ja) * | 1983-02-14 | 1984-08-23 | Hitachi Ltd | エツチング装置 |
| US4545852A (en) * | 1984-06-20 | 1985-10-08 | Hewlett-Packard Company | Planarization of dielectric films on integrated circuits |
| JPS61194748A (ja) * | 1985-02-25 | 1986-08-29 | Hitachi Ltd | 半導体集積回路装置の製造方法 |
| US4752129A (en) * | 1985-03-27 | 1988-06-21 | Anritsu Corporation | Wavelength modulation derivative spectrometer |
| JPS63107026A (ja) * | 1986-10-23 | 1988-05-12 | Tokuda Seisakusho Ltd | プラズマエツチング装置 |
| GB2211348A (en) * | 1987-10-16 | 1989-06-28 | Philips Nv | A method of forming an interconnection between conductive levels |
| DE3801976A1 (de) * | 1988-01-23 | 1989-08-03 | Telefunken Electronic Gmbh | Verfahren zum planarisieren von halbleiteroberflaechen |
| GB2216336A (en) * | 1988-03-30 | 1989-10-04 | Philips Nv | Forming insulating layers on substrates |
| US4975141A (en) * | 1990-03-30 | 1990-12-04 | International Business Machines Corporation | Laser ablation for plasma etching endpoint detection |
| US5169491A (en) * | 1991-07-29 | 1992-12-08 | Micron Technology, Inc. | Method of etching SiO2 dielectric layers using chemical mechanical polishing techniques |
-
1991
- 1991-01-09 JP JP3000795A patent/JPH0645327A/ja active Pending
- 1991-12-30 US US07/816,035 patent/US5272115A/en not_active Expired - Fee Related
-
1992
- 1992-01-06 EP EP92300080A patent/EP0494745B1/en not_active Expired - Lifetime
- 1992-01-06 DE DE69230229T patent/DE69230229T2/de not_active Expired - Fee Related
Patent Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS57102051A (en) * | 1980-12-17 | 1982-06-24 | Fujitsu Ltd | Manufacture of semiconductor device |
| JPS6273723A (ja) * | 1985-09-27 | 1987-04-04 | Sumitomo Electric Ind Ltd | エツチバツク法による平坦化工程終点検出方法 |
| JPH0194623A (ja) * | 1987-10-06 | 1989-04-13 | Nec Corp | 多層配線半導体装置の製造方法 |
Also Published As
| Publication number | Publication date |
|---|---|
| EP0494745B1 (en) | 1999-11-03 |
| DE69230229D1 (de) | 1999-12-09 |
| EP0494745A2 (en) | 1992-07-15 |
| US5272115A (en) | 1993-12-21 |
| DE69230229T2 (de) | 2000-02-17 |
| EP0494745A3 (enExample) | 1994-03-16 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JPH0645327A (ja) | 半導体装置の製造方法 | |
| US6140240A (en) | Method for eliminating CMP induced microscratches | |
| JPH0669351A (ja) | 多層金属配線構造のコンタクトの製造方法 | |
| JP2716156B2 (ja) | 半導体装置の製造方法 | |
| JPH0645313A (ja) | 半導体装置の製造方法 | |
| JP2606315B2 (ja) | 半導体装置の製造方法 | |
| JPH0330992B2 (enExample) | ||
| JPS61206242A (ja) | 半導体装置の製造方法 | |
| JPS62254447A (ja) | 多層構造の形成方法 | |
| KR100215913B1 (ko) | 반도체소자의 금속층간평탄화방법 | |
| JPH07130740A (ja) | 半導体装置の製造方法 | |
| JPS59195845A (ja) | 多層配線の製造方法 | |
| JPH0590263A (ja) | 半導体素子における多層配線の形成方法 | |
| JPH02151052A (ja) | 半導体装置の製造方法 | |
| JPH0476920A (ja) | 半導体装置の製造方法 | |
| JPH03237722A (ja) | 多層配線の平坦化方法 | |
| JPH07130847A (ja) | 半導体装置およびその製造方法 | |
| JPH04255227A (ja) | 半導体装置製造方法 | |
| JPH06260485A (ja) | 半導体装置及び半導体装置の製造方法 | |
| JPS60124846A (ja) | 半導体装置の製造方法 | |
| JPH03257921A (ja) | 半導体装置の製造方法 | |
| JPS5893330A (ja) | 半導体装置の製造方法 | |
| JPH04299831A (ja) | 半導体装置の製造方法 | |
| JPH0247853A (ja) | 半導体装置の製造方法 | |
| JPS61216344A (ja) | 半導体装置の製造方法 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A02 | Decision of refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A02 Effective date: 19970617 |