JP7071195B2 - 異種コンタクトを具備する集積回路、及びそれを含む半導体装置 - Google Patents
異種コンタクトを具備する集積回路、及びそれを含む半導体装置 Download PDFInfo
- Publication number
- JP7071195B2 JP7071195B2 JP2018071710A JP2018071710A JP7071195B2 JP 7071195 B2 JP7071195 B2 JP 7071195B2 JP 2018071710 A JP2018071710 A JP 2018071710A JP 2018071710 A JP2018071710 A JP 2018071710A JP 7071195 B2 JP7071195 B2 JP 7071195B2
- Authority
- JP
- Japan
- Prior art keywords
- gate
- source
- active region
- contact
- contacts
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
- 239000004065 semiconductor Substances 0.000 title description 24
- 239000000758 substrate Substances 0.000 claims description 9
- 101100382340 Arabidopsis thaliana CAM2 gene Proteins 0.000 description 16
- 101100494530 Brassica oleracea var. botrytis CAL-A gene Proteins 0.000 description 16
- 101100165913 Brassica oleracea var. italica CAL gene Proteins 0.000 description 16
- 101150118283 CAL1 gene Proteins 0.000 description 16
- 101100029577 Saccharomyces cerevisiae (strain ATCC 204508 / S288c) CDC43 gene Proteins 0.000 description 16
- 101100439683 Saccharomyces cerevisiae (strain ATCC 204508 / S288c) CHS3 gene Proteins 0.000 description 16
- 101150014174 calm gene Proteins 0.000 description 16
- 101150041156 CBL1 gene Proteins 0.000 description 13
- 101150052795 cbh-1 gene Proteins 0.000 description 12
- 238000000034 method Methods 0.000 description 12
- 230000000052 comparative effect Effects 0.000 description 10
- 238000013461 design Methods 0.000 description 10
- 101000861263 Homo sapiens Steroid 21-hydroxylase Proteins 0.000 description 9
- 102100027545 Steroid 21-hydroxylase Human genes 0.000 description 9
- 101100229939 Mus musculus Gpsm1 gene Proteins 0.000 description 8
- 230000006870 function Effects 0.000 description 7
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 6
- 230000015572 biosynthetic process Effects 0.000 description 6
- 239000002184 metal Substances 0.000 description 6
- 229910052751 metal Inorganic materials 0.000 description 6
- 238000003786 synthesis reaction Methods 0.000 description 4
- 102100021849 Calretinin Human genes 0.000 description 3
- 101000898072 Homo sapiens Calretinin Proteins 0.000 description 3
- 101100006352 Saccharomyces cerevisiae (strain ATCC 204508 / S288c) CHS5 gene Proteins 0.000 description 3
- 229910010041 TiAlC Inorganic materials 0.000 description 3
- 238000010586 diagram Methods 0.000 description 3
- 238000005530 etching Methods 0.000 description 3
- 238000012545 processing Methods 0.000 description 3
- 238000005452 bending Methods 0.000 description 2
- 101150114858 cbh2 gene Proteins 0.000 description 2
- 239000013256 coordination polymer Substances 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 239000012535 impurity Substances 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- 238000000926 separation method Methods 0.000 description 2
- 229910052692 Dysprosium Inorganic materials 0.000 description 1
- 229910052691 Erbium Inorganic materials 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- 102100035964 Gastrokine-2 Human genes 0.000 description 1
- 101001075215 Homo sapiens Gastrokine-2 Proteins 0.000 description 1
- 229910000673 Indium arsenide Inorganic materials 0.000 description 1
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 1
- 229910052771 Terbium Inorganic materials 0.000 description 1
- 229910052769 Ytterbium Inorganic materials 0.000 description 1
- 150000001875 compounds Chemical class 0.000 description 1
- 238000005137 deposition process Methods 0.000 description 1
- 230000006866 deterioration Effects 0.000 description 1
- 229910052735 hafnium Inorganic materials 0.000 description 1
- RPQDHPTXJYYUPQ-UHFFFAOYSA-N indium arsenide Chemical compound [In]#[As] RPQDHPTXJYYUPQ-UHFFFAOYSA-N 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 229910003465 moissanite Inorganic materials 0.000 description 1
- 229910052750 molybdenum Inorganic materials 0.000 description 1
- 239000002071 nanotube Substances 0.000 description 1
- 229910052759 nickel Inorganic materials 0.000 description 1
- 229910052763 palladium Inorganic materials 0.000 description 1
- 229910052697 platinum Inorganic materials 0.000 description 1
- 229920000642 polymer Polymers 0.000 description 1
- 229910010271 silicon carbide Inorganic materials 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
- 230000001360 synchronised effect Effects 0.000 description 1
- 229910052719 titanium Inorganic materials 0.000 description 1
- 238000012546 transfer Methods 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/085—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
- H01L27/088—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/528—Geometry or layout of the interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/423—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
- H01L29/42312—Gate electrodes for field effect devices
- H01L29/42316—Gate electrodes for field effect devices for field-effect transistors
- H01L29/4232—Gate electrodes for field effect devices for field-effect transistors with insulated gate
- H01L29/42372—Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the conducting layer, e.g. the length, the sectional shape or the lay-out
- H01L29/4238—Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the conducting layer, e.g. the length, the sectional shape or the lay-out characterised by the surface lay-out
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76804—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics by forming tapered via holes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76816—Aspects relating to the layout of the pattern or to the size of vias or trenches
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823871—Complementary field-effect transistors, e.g. CMOS interconnection or wiring or contact manufacturing related aspects
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5226—Via connections in a multilevel interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/528—Geometry or layout of the interconnection structure
- H01L23/5283—Cross-sectional geometry
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/0203—Particular design considerations for integrated circuits
- H01L27/0207—Geometrical layout of the components, e.g. computer aided design; custom LSI, semi-custom LSI, standard cell technique
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/085—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
- H01L27/088—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
- H01L27/092—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate complementary MIS field-effect transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/10—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
- H01L27/118—Masterslice integrated circuits
- H01L27/11803—Masterslice integrated circuits using field effect technology
- H01L27/11807—CMOS gate arrays
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/417—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions carrying the current to be rectified, amplified or switched
- H01L29/41725—Source or drain electrodes for field effect devices
- H01L29/4175—Source or drain electrodes for field effect devices for lateral devices where the connection to the source or drain region is done through at least one part of the semiconductor substrate thickness, e.g. with connecting sink or with via-hole
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/417—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions carrying the current to be rectified, amplified or switched
- H01L29/41725—Source or drain electrodes for field effect devices
- H01L29/41775—Source or drain electrodes for field effect devices characterised by the proximity or the relative position of the source or drain electrode and the gate electrode, e.g. the source or drain electrode separated from the gate electrode by side-walls or spreading around or above the gate electrode
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/45—Ohmic electrodes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/10—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
- H01L27/118—Masterslice integrated circuits
- H01L27/11803—Masterslice integrated circuits using field effect technology
- H01L27/11807—CMOS gate arrays
- H01L2027/11868—Macro-architecture
- H01L2027/11874—Layout specification, i.e. inner core region
- H01L2027/11875—Wiring region, routing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823475—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type interconnection or wiring or contact manufacturing related aspects
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Ceramic Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Geometry (AREA)
- General Engineering & Computer Science (AREA)
- Design And Manufacture Of Integrated Circuits (AREA)
- Semiconductor Integrated Circuits (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Description
100 SoC
110 システムバス
120 モデム
130 ディスプレイコントローラ
140 メモリ
150 外部メモリコントローラ
160 CPU
170 トランザクションユニット
180 PMIC
190 GPU
AC1 第1活性領域
AC2 第2活性領域
CAL1ないしCAL6 下部ソース/ドレインコンタクト
CO4,CO5,CO6 標準セル
GL1ないしGL4 ゲートライン
W1ないしW7 導電ライン
Claims (11)
- 基板上において、第1水平方向に相互平行に延在され、異なる導電型を有する第1活性領域及び第2活性領域と、
前記第1活性領域及び第2活性領域上において、前記第1水平方向と交差する第2水平方向に延在される複数本のゲートラインと、
前記第1活性領域及び第2活性領域の上において、前記複数本のゲートラインそれぞれの間に形成された複数のソース/ドレイン領域と、
前記複数本のゲートライン上に離隔された平面上において、前記第1水平方向に相互平行に延在された複数本の導電ラインと、
前記複数のソース/ドレイン領域のうち一つに接続された下面をそれぞれ有し、垂直方向にそれぞれ延在される複数のソース/ドレインコンタクトと、
前記複数本のゲートラインのうち1本に接続された下面をそれぞれ有し、垂直方向に相互接続された下部ゲートコンタクト及び上部ゲートコンタクトをそれぞれ含む複数のゲートコンタクトと、を含み、
前記ソース/ドレインコンタクト及び前記ゲートコンタクトの上部ゲートコンタクトは、前記複数本の導電ラインの下にそれぞれ位置することを特徴とする集積回路。 - 前記ソース/ドレインコンタクトは、垂直方向に相互接続された下部ソース/ドレインコンタクト及び上部ソース/ドレインコンタクトをそれぞれ含むことを特徴とする請求項1に記載の集積回路。
- 前記ソース/ドレインコンタクト及び前記ゲートコンタクトの上部ゲートコンタクトそれぞれは、前記複数本の導電ラインのうち少なくとも1本に接続されることを特徴とする請求項1または2に記載の集積回路。
- 前記ソース/ドレインコンタクトそれぞれを、前記複数本の導電ラインのうち少なくとも1本に接続する複数の第1ビアと、
前記ゲートコンタクトの上部ゲートコンタクトそれぞれを、前記複数本の導電ラインのうち少なくとも1本に接続する複数の第2ビアと、をさらに含むことを特徴とする請求項1乃至3のいずれか一項に記載の集積回路。 - 前記上部ゲートコンタクトのうち少なくとも一つは、前記第1活性領域上に位置することを特徴とする請求項1乃至4のいずれか一項に記載の集積回路。
- 前記基板上において、前記第2活性領域と隣接し、前記第1水平方向に延在され、前記第2活性領域と異なる導電型を有する第3活性領域をさらに含み、
前記基板上において、前記第1活性領域及び第2活性領域の間の距離は、前記第2活性領域及び第3活性領域の間の距離と同一であることを特徴とする請求項1乃至5のいずれか一項に記載の集積回路。 - 前記ゲートコンタクトのうち少なくとも1つの下部ゲートコンタクトは、前記第1水平方向に延在され、前記複数本のゲートラインのうち少なくとも2本を接続することを特徴とする請求項1乃至6のいずれか一項に記載の集積回路。
- 前記下部ゲートコンタクトの上面は、前記上部ゲートコンタクトの下面より広いことを特徴とする請求項1乃至7のいずれか一項に記載の集積回路。
- 基板上において、第1水平方向に相互平行に延在され、異なる導電型を有する第1活性領域及び第2活性領域と、
前記第1活性領域及び第2活性領域の上において、前記第1水平方向と交差する第2水平方向に延在される複数本のゲートラインと、
前記第1活性領域及び第2活性領域の上において、前記複数本のゲートラインそれぞれの間に形成された複数のソース/ドレイン領域と、
前記複数本のゲートライン上に離隔された平面上において、前記第1水平方向に相互平行に延在された複数本の導電ラインと、
前記複数のソース/ドレイン領域のうち一つに接続された下面をそれぞれ有し、垂直方向にそれぞれ延在される複数のソース/ドレインコンタクトと、
前記複数本のゲートラインのうち1本に接続された下面をそれぞれ有し、垂直方向にそれぞれ延在される複数のゲートコンタクトと、を含み、
前記複数のゲートコンタクトは、前記垂直方向に接続された下部ゲートコンタクト及び上部ゲートコンタクトを含むゲートコンタクトを含み、あるいは
前記複数のソース/ドレインコンタクトは、前記垂直方向に接続された下部ソース/ドレインコンタクト及び上部ソース/ドレインコンタクトを含む、
ことを特徴とする集積回路。 - 前記下部ソース/ドレインコンタクトの上面は、前記上部ソース/ドレインコンタクトの下面より広いことを特徴とする請求項9に記載の集積回路。
- 前記下部ゲートコンタクトの上面は、前記上部ゲートコンタクトの下面より広いことを特徴とする請求項9に記載の集積回路。
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR10-2017-0046296 | 2017-04-10 | ||
KR1020170046296A KR102308779B1 (ko) | 2017-04-10 | 2017-04-10 | 이종 컨택들을 구비하는 집적 회로 및 이를 포함하는 반도체 장치 |
Publications (2)
Publication Number | Publication Date |
---|---|
JP2018182316A JP2018182316A (ja) | 2018-11-15 |
JP7071195B2 true JP7071195B2 (ja) | 2022-05-18 |
Family
ID=63588116
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP2018071710A Active JP7071195B2 (ja) | 2017-04-10 | 2018-04-03 | 異種コンタクトを具備する集積回路、及びそれを含む半導体装置 |
Country Status (6)
Country | Link |
---|---|
US (2) | US10580733B2 (ja) |
JP (1) | JP7071195B2 (ja) |
KR (1) | KR102308779B1 (ja) |
CN (2) | CN108695319B (ja) |
DE (1) | DE102018108199B4 (ja) |
TW (1) | TWI763823B (ja) |
Families Citing this family (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR102308779B1 (ko) | 2017-04-10 | 2021-10-05 | 삼성전자주식회사 | 이종 컨택들을 구비하는 집적 회로 및 이를 포함하는 반도체 장치 |
US10319826B2 (en) * | 2017-04-12 | 2019-06-11 | International Business Machines Corporation | Replacement metal gate stack with oxygen and nitrogen scavenging layers |
KR102495912B1 (ko) * | 2018-08-10 | 2023-02-03 | 삼성전자 주식회사 | 표준 셀을 포함하는 집적 회로 및 이를 제조하기 위한 방법 |
US10672770B2 (en) * | 2018-08-14 | 2020-06-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor structure |
KR102565822B1 (ko) * | 2018-12-04 | 2023-08-11 | 에스케이하이닉스 주식회사 | 반도체 장치 |
CN112234077B (zh) * | 2019-07-15 | 2024-03-22 | 联华电子股份有限公司 | 磁性存储单元及其制作方法 |
US10854604B1 (en) * | 2019-09-20 | 2020-12-01 | Qualcomm Incorporated | Offset gate contact |
US11462282B2 (en) * | 2020-04-01 | 2022-10-04 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor memory structure |
KR20220132139A (ko) * | 2021-03-23 | 2022-09-30 | 삼성전자주식회사 | 반도체 장치 및 이의 제조 방법 |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2008091898A (ja) | 2006-09-07 | 2008-04-17 | Nec Electronics Corp | 半導体装置 |
JP2009218597A (ja) | 2008-03-11 | 2009-09-24 | Samsung Electronics Co Ltd | 抵抗メモリ素子及びその形成方法 |
JP2012015517A (ja) | 2010-07-02 | 2012-01-19 | Samsung Electronics Co Ltd | 垂直的に集積された不揮発性記憶セルサブストリングを含む不揮発性記憶装置の形成方法、及び形成された不揮発性記憶装置 |
JP2015050462A (ja) | 2013-08-30 | 2015-03-16 | 三星電子株式会社Samsung Electronics Co.,Ltd. | 半導体装置 |
US20150084204A1 (en) | 2013-09-25 | 2015-03-26 | Jang-Gn Yun | Semiconductor device and method of fabricating the same |
US20150194427A1 (en) | 2014-01-03 | 2015-07-09 | Samsung Electronics Co., Ltd. | Semiconductor devices including finfets and local interconnect layers and methods of fabricating the same |
JP2015133507A (ja) | 2015-02-24 | 2015-07-23 | ルネサスエレクトロニクス株式会社 | 半導体装置および半導体チップ |
Family Cites Families (41)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH04280471A (ja) * | 1991-03-08 | 1992-10-06 | Matsushita Electron Corp | マスタースライス方式の半導体集積回路装置 |
US5420447A (en) | 1993-01-29 | 1995-05-30 | Sgs-Thomson Microelectronics, Inc. | Double buffer base gate array cell |
JP4623885B2 (ja) * | 2001-08-16 | 2011-02-02 | ルネサスエレクトロニクス株式会社 | 半導体記憶装置 |
JP2007027666A (ja) * | 2005-07-21 | 2007-02-01 | Toshiba Corp | 不揮発性半導体記憶装置 |
US7917879B2 (en) | 2007-08-02 | 2011-03-29 | Tela Innovations, Inc. | Semiconductor device with dynamic array section |
US7936001B2 (en) | 2006-09-07 | 2011-05-03 | Renesas Electronics Corporation | Semiconductor device |
US7880303B2 (en) * | 2007-02-13 | 2011-02-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Stacked contact with low aspect ratio |
JP5230251B2 (ja) | 2008-04-25 | 2013-07-10 | パナソニック株式会社 | 標準セルのレイアウト構造、標準セルライブラリ、及び半導体集積回路のレイアウト構造 |
JP5552775B2 (ja) * | 2009-08-28 | 2014-07-16 | ソニー株式会社 | 半導体集積回路 |
TW201304133A (zh) * | 2011-03-10 | 2013-01-16 | Sumitomo Chemical Co | 主動矩陣型顯示裝置及其製造方法 |
JP5847549B2 (ja) * | 2011-11-16 | 2016-01-27 | ルネサスエレクトロニクス株式会社 | 半導体装置 |
US8809184B2 (en) * | 2012-05-07 | 2014-08-19 | Globalfoundries Inc. | Methods of forming contacts for semiconductor devices using a local interconnect processing scheme |
KR20140009509A (ko) * | 2012-05-18 | 2014-01-22 | 유니산티스 일렉트로닉스 싱가포르 프라이빗 리미티드 | 반도체 장치의 제조 방법 및 반도체 장치 |
US9136206B2 (en) * | 2012-07-25 | 2015-09-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Copper contact plugs with barrier layers |
US9461143B2 (en) | 2012-09-19 | 2016-10-04 | Intel Corporation | Gate contact structure over active gate and method to fabricate same |
KR101382422B1 (ko) * | 2012-11-05 | 2014-04-08 | 주식회사 동부하이텍 | 이미지 센서 및 그 제조 방법 |
US9245076B2 (en) | 2013-06-03 | 2016-01-26 | International Business Machines Corporation | Orthogonal circuit element routing |
US9147576B2 (en) | 2014-01-23 | 2015-09-29 | International Business Machines Corporation | Gate contact with vertical isolation from source-drain |
US9379058B2 (en) * | 2014-02-14 | 2016-06-28 | Qualcomm Incorporated | Grounding dummy gate in scaled layout design |
US9455178B2 (en) * | 2014-03-14 | 2016-09-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of semiconductor integrated circuit fabrication |
US9553028B2 (en) | 2014-03-19 | 2017-01-24 | Globalfoundries Inc. | Methods of forming reduced resistance local interconnect structures and the resulting devices |
US10177133B2 (en) * | 2014-05-16 | 2019-01-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device including source/drain contact having height below gate stack |
KR102310122B1 (ko) * | 2014-06-10 | 2021-10-08 | 삼성전자주식회사 | 논리 셀 및 이를 포함하는 집적회로 소자와 논리 셀의 제조 방법 및 집적회로 소자의 제조 방법 |
US9640444B2 (en) * | 2014-07-23 | 2017-05-02 | Samsung Electronics Co., Ltd. | Semiconductor device and method of fabricating the same |
US9449970B2 (en) * | 2014-08-22 | 2016-09-20 | Samsung Electronics Co., Ltd. | Semiconductor devices and methods of forming the same |
JP6432222B2 (ja) | 2014-09-03 | 2018-12-05 | セイコーエプソン株式会社 | 有機エレクトロルミネッセンス装置および電子機器 |
KR102246880B1 (ko) * | 2015-02-10 | 2021-04-30 | 삼성전자 주식회사 | 집적회로 소자 및 그 제조 방법 |
KR102352153B1 (ko) * | 2015-03-25 | 2022-01-17 | 삼성전자주식회사 | 집적회로 장치 및 이의 제조 방법 |
KR102258112B1 (ko) * | 2015-04-01 | 2021-05-31 | 삼성전자주식회사 | 반도체 소자 및 이의 제조 방법 |
KR102316247B1 (ko) * | 2015-04-14 | 2021-10-26 | 삼성전자주식회사 | 반도체 소자 및 이의 제조 방법 |
US9761572B2 (en) * | 2015-04-16 | 2017-09-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Memory device layout, semiconductor device, and method of manufacturing memory device |
US9780178B2 (en) * | 2015-06-05 | 2017-10-03 | Globalfoundries Inc. | Methods of forming a gate contact above an active region of a semiconductor device |
DE102016107714B4 (de) * | 2015-08-14 | 2019-07-18 | Infineon Technologies Dresden Gmbh | Halbleitervorrichtung mit einer Transistorzelle, die einen Sourcekontakt in einem Graben umfasst, Verfahren zum Herstellen der Halbleitervorrichtung und integrierte Schaltung |
US9431300B1 (en) * | 2015-08-27 | 2016-08-30 | Globalfoundries Inc. | MOL architecture enabling ultra-regular cross couple |
US9887210B2 (en) * | 2015-08-28 | 2018-02-06 | Samsung Electronics Co., Ltd. | Semiconductor device |
KR102480219B1 (ko) * | 2015-09-16 | 2022-12-26 | 삼성전자주식회사 | 반도체 장치 및 반도체 장치의 제조 방법 |
US9691897B2 (en) * | 2015-09-28 | 2017-06-27 | Globalfoundries Inc. | Three-dimensional semiconductor transistor with gate contact in active region |
US9865544B2 (en) * | 2015-10-05 | 2018-01-09 | Samsung Electronics Co., Ltd. | Semiconductor device layout having a power rail |
US10424574B2 (en) * | 2017-01-23 | 2019-09-24 | International Business Machines Corporation | Standard cell architecture with at least one gate contact over an active area |
KR102308779B1 (ko) | 2017-04-10 | 2021-10-05 | 삼성전자주식회사 | 이종 컨택들을 구비하는 집적 회로 및 이를 포함하는 반도체 장치 |
US9947589B1 (en) * | 2017-05-22 | 2018-04-17 | Globalfoundries Inc. | Methods of forming a gate contact for a transistor above an active region and the resulting device |
-
2017
- 2017-04-10 KR KR1020170046296A patent/KR102308779B1/ko active IP Right Grant
-
2018
- 2018-03-01 US US15/909,212 patent/US10580733B2/en active Active
- 2018-04-03 JP JP2018071710A patent/JP7071195B2/ja active Active
- 2018-04-06 DE DE102018108199.5A patent/DE102018108199B4/de active Active
- 2018-04-09 TW TW107112118A patent/TWI763823B/zh active
- 2018-04-10 CN CN201810315561.9A patent/CN108695319B/zh active Active
- 2018-04-10 CN CN202311388943.1A patent/CN117423698A/zh active Pending
-
2020
- 2020-01-28 US US16/774,082 patent/US11437315B2/en active Active
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2008091898A (ja) | 2006-09-07 | 2008-04-17 | Nec Electronics Corp | 半導体装置 |
JP2009218597A (ja) | 2008-03-11 | 2009-09-24 | Samsung Electronics Co Ltd | 抵抗メモリ素子及びその形成方法 |
JP2012015517A (ja) | 2010-07-02 | 2012-01-19 | Samsung Electronics Co Ltd | 垂直的に集積された不揮発性記憶セルサブストリングを含む不揮発性記憶装置の形成方法、及び形成された不揮発性記憶装置 |
JP2015050462A (ja) | 2013-08-30 | 2015-03-16 | 三星電子株式会社Samsung Electronics Co.,Ltd. | 半導体装置 |
US20150084204A1 (en) | 2013-09-25 | 2015-03-26 | Jang-Gn Yun | Semiconductor device and method of fabricating the same |
US20150194427A1 (en) | 2014-01-03 | 2015-07-09 | Samsung Electronics Co., Ltd. | Semiconductor devices including finfets and local interconnect layers and methods of fabricating the same |
JP2015133507A (ja) | 2015-02-24 | 2015-07-23 | ルネサスエレクトロニクス株式会社 | 半導体装置および半導体チップ |
Also Published As
Publication number | Publication date |
---|---|
JP2018182316A (ja) | 2018-11-15 |
US20180294219A1 (en) | 2018-10-11 |
US10580733B2 (en) | 2020-03-03 |
US20200168542A1 (en) | 2020-05-28 |
TW201904006A (zh) | 2019-01-16 |
DE102018108199B4 (de) | 2022-07-14 |
US11437315B2 (en) | 2022-09-06 |
CN117423698A (zh) | 2024-01-19 |
CN108695319A (zh) | 2018-10-23 |
CN108695319B (zh) | 2023-11-14 |
TWI763823B (zh) | 2022-05-11 |
KR20180114478A (ko) | 2018-10-18 |
KR102308779B1 (ko) | 2021-10-05 |
DE102018108199A1 (de) | 2018-10-11 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP7071195B2 (ja) | 異種コンタクトを具備する集積回路、及びそれを含む半導体装置 | |
US11121155B2 (en) | Integrated circuit including multiple height cell and method of fabricating the integrated circuit | |
US11955471B2 (en) | Integrated circuits having cross-couple constructs and semiconductor devices including integrated circuits | |
CN110838484B (zh) | 包括标准单元的集成电路 | |
US10811357B2 (en) | Standard cell and an integrated circuit including the same | |
US11101267B2 (en) | Integrated circuit including multiple-height cell and method of manufacturing the integrated circuit | |
US11063033B2 (en) | Integrated circuits including standard cells and method of manufacturing the integrated circuits | |
TWI680562B (zh) | 具有備用電路單元的積體電路 | |
US11580288B2 (en) | Integrated circuit including standard cells, method of manufacturing the integrated circuit, and computing system for performing the method | |
KR102475281B1 (ko) | 표준 셀 및 이를 포함하는 집적 회로 | |
KR20230040755A (ko) | 다중 높이 표준 셀 및 이를 포함하는 집적 회로 | |
CN114628380A (zh) | 包括连接线路的集成电路 | |
KR102440365B1 (ko) | 표준 셀을 포함하는 집적 회로 및 이를 제조하기 위한 방법 | |
TW202433328A (zh) | 具有交叉耦合結構的積體電路 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20210205 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20210316 |
|
A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20220113 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20220118 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20220408 |
|
TRDD | Decision of grant or rejection written | ||
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20220426 |
|
A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20220506 |
|
R150 | Certificate of patent or registration of utility model |
Ref document number: 7071195 Country of ref document: JP Free format text: JAPANESE INTERMEDIATE CODE: R150 |