JP5723363B2 - 非対称なビルドアップ層を有する基板を製造する方法 - Google Patents
非対称なビルドアップ層を有する基板を製造する方法 Download PDFInfo
- Publication number
- JP5723363B2 JP5723363B2 JP2012521917A JP2012521917A JP5723363B2 JP 5723363 B2 JP5723363 B2 JP 5723363B2 JP 2012521917 A JP2012521917 A JP 2012521917A JP 2012521917 A JP2012521917 A JP 2012521917A JP 5723363 B2 JP5723363 B2 JP 5723363B2
- Authority
- JP
- Japan
- Prior art keywords
- layers
- layer
- build
- buildup
- core
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49822—Multilayer substrates
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B32—LAYERED PRODUCTS
- B32B—LAYERED PRODUCTS, i.e. PRODUCTS BUILT-UP OF STRATA OF FLAT OR NON-FLAT, e.g. CELLULAR OR HONEYCOMB, FORM
- B32B37/00—Methods or apparatus for laminating, e.g. by curing or by ultrasonic bonding
- B32B37/02—Methods or apparatus for laminating, e.g. by curing or by ultrasonic bonding characterised by a sequence of laminating steps, e.g. by adding new layers at consecutive laminating stations
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/4857—Multilayer substrates
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4602—Manufacturing multilayer circuits characterized by a special circuit board as base or central core whereon additional circuit layers are built or additional circuit boards are laminated
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4644—Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B32—LAYERED PRODUCTS
- B32B—LAYERED PRODUCTS, i.e. PRODUCTS BUILT-UP OF STRATA OF FLAT OR NON-FLAT, e.g. CELLULAR OR HONEYCOMB, FORM
- B32B2309/00—Parameters for the laminating or treatment process; Apparatus details
- B32B2309/08—Dimensions, e.g. volume
- B32B2309/10—Dimensions, e.g. volume linear, e.g. length, distance, width
- B32B2309/105—Thickness
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B32—LAYERED PRODUCTS
- B32B—LAYERED PRODUCTS, i.e. PRODUCTS BUILT-UP OF STRATA OF FLAT OR NON-FLAT, e.g. CELLULAR OR HONEYCOMB, FORM
- B32B2310/00—Treatment by energy or chemical effects
- B32B2310/08—Treatment by energy or chemical effects by wave energy or particle radiation
- B32B2310/0806—Treatment by energy or chemical effects by wave energy or particle radiation using electromagnetic radiation
- B32B2310/0843—Treatment by energy or chemical effects by wave energy or particle radiation using electromagnetic radiation using laser
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B32—LAYERED PRODUCTS
- B32B—LAYERED PRODUCTS, i.e. PRODUCTS BUILT-UP OF STRATA OF FLAT OR NON-FLAT, e.g. CELLULAR OR HONEYCOMB, FORM
- B32B2457/00—Electrical equipment
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/05571—Disposition the external layer being disposed in a recess of the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05573—Single external layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/16227—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09009—Substrate related
- H05K2201/09136—Means for correcting warpage
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/0011—Working of insulating substrates or insulating layers
- H05K3/0017—Etching of the substrate by chemical or physical means
- H05K3/0026—Etching of the substrate by chemical or physical means by laser ablation
- H05K3/0032—Etching of the substrate by chemical or physical means by laser ablation of organic insulating material
- H05K3/0035—Etching of the substrate by chemical or physical means by laser ablation of organic insulating material of blind holes, i.e. having a metal layer at the bottom
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/0011—Working of insulating substrates or insulating layers
- H05K3/0055—After-treatment, e.g. cleaning or desmearing of holes
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T156/00—Adhesive bonding and miscellaneous chemical manufacture
- Y10T156/10—Methods of surface bonding and/or assembly therefor
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Manufacturing & Machinery (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Ceramic Engineering (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US12/533,569 | 2009-07-31 | ||
| US12/533,569 US20110024898A1 (en) | 2009-07-31 | 2009-07-31 | Method of manufacturing substrates having asymmetric buildup layers |
| PCT/CA2010/001174 WO2011011880A1 (en) | 2009-07-31 | 2010-07-28 | A method of manufacturing substrates having asymmetric buildup layers |
Publications (3)
| Publication Number | Publication Date |
|---|---|
| JP2013501345A JP2013501345A (ja) | 2013-01-10 |
| JP2013501345A5 JP2013501345A5 (enExample) | 2013-08-22 |
| JP5723363B2 true JP5723363B2 (ja) | 2015-05-27 |
Family
ID=43526212
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2012521917A Active JP5723363B2 (ja) | 2009-07-31 | 2010-07-28 | 非対称なビルドアップ層を有する基板を製造する方法 |
Country Status (6)
| Country | Link |
|---|---|
| US (2) | US20110024898A1 (enExample) |
| EP (1) | EP2460393B1 (enExample) |
| JP (1) | JP5723363B2 (enExample) |
| KR (1) | KR101633839B1 (enExample) |
| CN (1) | CN102656955B (enExample) |
| WO (1) | WO2011011880A1 (enExample) |
Families Citing this family (25)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8598698B1 (en) * | 2010-07-21 | 2013-12-03 | Altera Corporation | Package substrate with an embedded stiffener |
| CN103493103A (zh) | 2011-04-08 | 2014-01-01 | 皇家飞利浦有限公司 | 图像处理系统和方法 |
| US8945329B2 (en) * | 2011-06-24 | 2015-02-03 | Ibiden Co., Ltd. | Printed wiring board and method for manufacturing printed wiring board |
| JP2013048205A (ja) * | 2011-07-25 | 2013-03-07 | Ngk Spark Plug Co Ltd | 配線基板の製造方法 |
| US9159649B2 (en) * | 2011-12-20 | 2015-10-13 | Intel Corporation | Microelectronic package and stacked microelectronic assembly and computing system containing same |
| US9059179B2 (en) | 2011-12-28 | 2015-06-16 | Broadcom Corporation | Semiconductor package with a bridge interposer |
| US20130181359A1 (en) * | 2012-01-13 | 2013-07-18 | TW Semiconductor Manufacturing Company, Ltd. | Methods and Apparatus for Thinner Package on Package Structures |
| JP5941735B2 (ja) * | 2012-04-10 | 2016-06-29 | 新光電気工業株式会社 | 配線基板の製造方法及び配線基板 |
| KR101921258B1 (ko) | 2012-05-09 | 2018-11-22 | 삼성전자주식회사 | 배선 기판 및 이를 포함하는 반도체 패키지 |
| JP2014086651A (ja) * | 2012-10-26 | 2014-05-12 | Ibiden Co Ltd | プリント配線板及びプリント配線板の製造方法 |
| KR101431911B1 (ko) * | 2012-12-06 | 2014-08-26 | 삼성전기주식회사 | 인쇄회로기판 및 그 제조방법 |
| US9299649B2 (en) | 2013-02-08 | 2016-03-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | 3D packages and methods for forming the same |
| US8802504B1 (en) * | 2013-03-14 | 2014-08-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | 3D packages and methods for forming the same |
| KR20150083278A (ko) * | 2014-01-09 | 2015-07-17 | 삼성전기주식회사 | 다층기판 및 다층기판의 제조방법 |
| KR102250997B1 (ko) | 2014-05-02 | 2021-05-12 | 삼성전자주식회사 | 반도체 패키지 |
| CN104883810B (zh) * | 2015-05-15 | 2018-07-06 | 江门崇达电路技术有限公司 | 一种具有密集散热孔的pcb的制作方法 |
| US11277922B2 (en) | 2016-10-06 | 2022-03-15 | Advanced Micro Devices, Inc. | Circuit board with bridge chiplets |
| WO2018181857A1 (ja) | 2017-03-31 | 2018-10-04 | Jxtgエネルギー株式会社 | 硬化樹脂用組成物、該組成物の硬化物、該組成物および該硬化物の製造方法、ならびに半導体装置 |
| US10510721B2 (en) | 2017-08-11 | 2019-12-17 | Advanced Micro Devices, Inc. | Molded chip combination |
| EP3470681B1 (de) * | 2017-10-10 | 2021-09-22 | Pfeiffer Vacuum Gmbh | Elektrische durchführung für ein vakuumgerät, in der form einer dichtungsplatine |
| US20190287872A1 (en) | 2018-03-19 | 2019-09-19 | Intel Corporation | Multi-use package architecture |
| US10593628B2 (en) | 2018-04-24 | 2020-03-17 | Advanced Micro Devices, Inc. | Molded die last chip combination |
| US10672712B2 (en) | 2018-07-30 | 2020-06-02 | Advanced Micro Devices, Inc. | Multi-RDL structure packages and methods of fabricating the same |
| US10923430B2 (en) | 2019-06-30 | 2021-02-16 | Advanced Micro Devices, Inc. | High density cross link die with polymer routing layer |
| US20230086356A1 (en) * | 2021-09-21 | 2023-03-23 | Intel Corporation | Glass core substrate including buildups with different numbers of layers |
Family Cites Families (19)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP1043921A4 (en) * | 1997-11-19 | 2007-02-21 | Ibiden Co Ltd | MULTILAYER PRINTED PCB AND METHOD FOR THE PRODUCTION THEREOF |
| JP4128649B2 (ja) * | 1998-03-26 | 2008-07-30 | 富士通株式会社 | 薄膜多層回路基板の製造方法 |
| JPH11340610A (ja) * | 1998-05-26 | 1999-12-10 | Ibiden Co Ltd | スルーホール充填用樹脂組成物及び多層プリント配線板 |
| EP1123644B1 (de) * | 1998-09-18 | 2004-04-21 | Vantico AG | Verfahren zur herstellung von mehrlagenschaltungen |
| JP3577421B2 (ja) * | 1999-01-25 | 2004-10-13 | 新光電気工業株式会社 | 半導体装置用パッケージ |
| WO2000079849A1 (en) * | 1999-06-18 | 2000-12-28 | Isola Laminate Systems Corp. | High performance ball grid array substrates |
| TW512653B (en) * | 1999-11-26 | 2002-12-01 | Ibiden Co Ltd | Multilayer circuit board and semiconductor device |
| US6720644B2 (en) * | 2000-10-10 | 2004-04-13 | Sony Corporation | Semiconductor device using interposer substrate and manufacturing method therefor |
| JP2002290031A (ja) * | 2001-03-23 | 2002-10-04 | Ngk Spark Plug Co Ltd | 配線基板およびその製造方法 |
| JP4243117B2 (ja) * | 2002-08-27 | 2009-03-25 | 新光電気工業株式会社 | 半導体パッケージとその製造方法および半導体装置 |
| KR100834591B1 (ko) * | 2003-05-19 | 2008-06-02 | 다이니폰 인사츠 가부시키가이샤 | 양면 배선기판과, 양면 배선기판 제조방법 및 다층배선기판 |
| CN1792126A (zh) * | 2003-05-19 | 2006-06-21 | 大日本印刷株式会社 | 双面布线基板和双面布线基板的制造方法以及多层布线基板 |
| JP2005159201A (ja) * | 2003-11-28 | 2005-06-16 | Ngk Spark Plug Co Ltd | 配線基板およびその製造方法 |
| WO2006070807A1 (ja) * | 2004-12-28 | 2006-07-06 | Ngk Spark Plug Co., Ltd. | 配線基板及び配線基板の製造方法 |
| US7355283B2 (en) * | 2005-04-14 | 2008-04-08 | Sandisk Corporation | Rigid wave pattern design on chip carrier substrate and printed circuit board for semiconductor and electronic sub-system packaging |
| US20070020908A1 (en) * | 2005-07-18 | 2007-01-25 | Tessera, Inc. | Multilayer structure having a warpage-compensating layer |
| JP4452222B2 (ja) * | 2005-09-07 | 2010-04-21 | 新光電気工業株式会社 | 多層配線基板及びその製造方法 |
| JP2008098570A (ja) * | 2006-10-16 | 2008-04-24 | Sharp Corp | 多層プリント配線基板の製造方法 |
| CN101869008B (zh) * | 2007-12-26 | 2012-08-29 | 松下电器产业株式会社 | 半导体装置和多层配线基板 |
-
2009
- 2009-07-31 US US12/533,569 patent/US20110024898A1/en not_active Abandoned
-
2010
- 2010-07-28 WO PCT/CA2010/001174 patent/WO2011011880A1/en not_active Ceased
- 2010-07-28 CN CN201080034121.8A patent/CN102656955B/zh active Active
- 2010-07-28 JP JP2012521917A patent/JP5723363B2/ja active Active
- 2010-07-28 KR KR1020117031056A patent/KR101633839B1/ko active Active
- 2010-07-28 EP EP10803777.1A patent/EP2460393B1/en active Active
-
2011
- 2011-06-03 US US13/152,918 patent/US8298945B2/en active Active
Also Published As
| Publication number | Publication date |
|---|---|
| US8298945B2 (en) | 2012-10-30 |
| EP2460393A1 (en) | 2012-06-06 |
| EP2460393B1 (en) | 2017-10-11 |
| KR20120036318A (ko) | 2012-04-17 |
| CN102656955B (zh) | 2015-04-15 |
| JP2013501345A (ja) | 2013-01-10 |
| KR101633839B1 (ko) | 2016-06-27 |
| US20110024898A1 (en) | 2011-02-03 |
| WO2011011880A1 (en) | 2011-02-03 |
| CN102656955A (zh) | 2012-09-05 |
| EP2460393A4 (en) | 2015-03-04 |
| US20110225813A1 (en) | 2011-09-22 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP5723363B2 (ja) | 非対称なビルドアップ層を有する基板を製造する方法 | |
| JP5826532B2 (ja) | 半導体装置及びその製造方法 | |
| CN103369816B (zh) | 电路板及其制造方法 | |
| US20100044845A1 (en) | Circuit substrate, an electronic device arrangement and a manufacturing process for the circuit substrate | |
| JP5932056B2 (ja) | 基板コア層を製造する方法 | |
| TWI594345B (zh) | 超微細間距層疊封裝(PoP)無核心封裝 | |
| CN103731982B (zh) | 布线板及其制造方法 | |
| JP2007142403A (ja) | プリント基板及びその製造方法 | |
| US6838314B2 (en) | Substrate with stacked vias and fine circuits thereon, and method for fabricating the same | |
| KR20150093032A (ko) | 임베디드 기판, 인쇄회로기판 및 그 제조 방법 | |
| US20120152606A1 (en) | Printed wiring board | |
| KR101831643B1 (ko) | 표면 상호 연결부 및 무전해 충진물을 포함하는 캐비티를 포함하는 패키지 기판 | |
| CN101290888A (zh) | 用于半导体封装的印刷电路板的制造方法 | |
| JP2007324559A (ja) | ファインピッチを有するマルチレイヤー回路板及びその製作方法 | |
| JP2013070009A (ja) | プリント回路基板及びその製造方法 | |
| KR20150065029A (ko) | 인쇄회로기판, 그 제조방법 및 반도체 패키지 | |
| CN106888552A (zh) | 印刷电路板及其制造方法 | |
| KR100908986B1 (ko) | 코어리스 패키지 기판 및 제조 방법 | |
| KR20040076165A (ko) | 도금 인입선을 사용하지 않는 패키지 기판 및 그 제조 방법 | |
| KR100704911B1 (ko) | 전자소자 내장형 인쇄회로기판 및 그 제조방법 | |
| KR20030011433A (ko) | 다층 인쇄회로기판의 숨겨진 레이저 비아홀 제조방법 | |
| KR100477258B1 (ko) | 범프의 형성방법 및 이로부터 형성된 범프를 이용한인쇄회로기판의 제조방법 | |
| KR20120026368A (ko) | 인쇄회로기판 및 그 제조방법 | |
| KR200257974Y1 (ko) | 숨겨진 레이저 비아홀을 갖는 다층 인쇄회로기판 | |
| KR20030011434A (ko) | 다층 인쇄회로기판의 숨겨진 레이저 비아홀 제조방법 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20130705 |
|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20130705 |
|
| A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20140307 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20140312 |
|
| A601 | Written request for extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A601 Effective date: 20140611 |
|
| A602 | Written permission of extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A602 Effective date: 20140618 |
|
| A601 | Written request for extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A601 Effective date: 20140711 |
|
| A602 | Written permission of extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A602 Effective date: 20140718 |
|
| A601 | Written request for extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A601 Effective date: 20140811 |
|
| A602 | Written permission of extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A602 Effective date: 20140818 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20140911 |
|
| TRDD | Decision of grant or rejection written | ||
| A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20150303 |
|
| A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20150327 |
|
| R150 | Certificate of patent or registration of utility model |
Ref document number: 5723363 Country of ref document: JP Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |