JP4424952B2 - 不揮発性半導体記憶装置 - Google Patents
不揮発性半導体記憶装置 Download PDFInfo
- Publication number
- JP4424952B2 JP4424952B2 JP2003322643A JP2003322643A JP4424952B2 JP 4424952 B2 JP4424952 B2 JP 4424952B2 JP 2003322643 A JP2003322643 A JP 2003322643A JP 2003322643 A JP2003322643 A JP 2003322643A JP 4424952 B2 JP4424952 B2 JP 4424952B2
- Authority
- JP
- Japan
- Prior art keywords
- circuit
- signal
- voltage
- pulse
- write
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 239000004065 semiconductor Substances 0.000 title claims description 37
- 230000015654 memory Effects 0.000 claims description 204
- 238000000034 method Methods 0.000 claims description 97
- 230000008569 process Effects 0.000 claims description 78
- 238000003860 storage Methods 0.000 claims description 10
- 238000010586 diagram Methods 0.000 description 60
- 230000001133 acceleration Effects 0.000 description 25
- 230000008859 change Effects 0.000 description 20
- 238000012360 testing method Methods 0.000 description 19
- 239000002784 hot electron Substances 0.000 description 16
- 230000004044 response Effects 0.000 description 15
- 238000012795 verification Methods 0.000 description 13
- 101150096622 Smr2 gene Proteins 0.000 description 10
- 238000012545 processing Methods 0.000 description 10
- 238000002347 injection Methods 0.000 description 7
- 239000007924 injection Substances 0.000 description 7
- 239000000758 substrate Substances 0.000 description 7
- 238000011084 recovery Methods 0.000 description 6
- 230000000694 effects Effects 0.000 description 5
- 230000007423 decrease Effects 0.000 description 4
- 230000006399 behavior Effects 0.000 description 3
- 238000009826 distribution Methods 0.000 description 3
- 230000009467 reduction Effects 0.000 description 3
- 238000009825 accumulation Methods 0.000 description 2
- 230000002950 deficient Effects 0.000 description 2
- 230000007274 generation of a signal involved in cell-cell signaling Effects 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- DIAOJQJAZSZGDC-WYMLVPIESA-N undecyl (e)-3-(3,4-dihydroxyphenyl)prop-2-enoate Chemical compound CCCCCCCCCCCOC(=O)\C=C\C1=CC=C(O)C(O)=C1 DIAOJQJAZSZGDC-WYMLVPIESA-N 0.000 description 2
- 101000659995 Homo sapiens Ribosomal L1 domain-containing protein 1 Proteins 0.000 description 1
- 102100035066 Ribosomal L1 domain-containing protein 1 Human genes 0.000 description 1
- 230000003213 activating effect Effects 0.000 description 1
- 230000004913 activation Effects 0.000 description 1
- 238000003491 array Methods 0.000 description 1
- 230000008901 benefit Effects 0.000 description 1
- 230000015556 catabolic process Effects 0.000 description 1
- 230000007547 defect Effects 0.000 description 1
- 239000006185 dispersion Substances 0.000 description 1
- 230000001747 exhibiting effect Effects 0.000 description 1
- 230000002779 inactivation Effects 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 230000000873 masking effect Effects 0.000 description 1
- 239000011159 matrix material Substances 0.000 description 1
- 238000002360 preparation method Methods 0.000 description 1
- 230000000630 rising effect Effects 0.000 description 1
- 238000005549 size reduction Methods 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/70—Masking faults in memories by using spares or by reconfiguring
- G11C29/78—Masking faults in memories by using spares or by reconfiguring using programmable devices
- G11C29/84—Masking faults in memories by using spares or by reconfiguring using programmable devices with improved access time or stability
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/56—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
- G11C11/5621—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency using charge storage in a floating gate
- G11C11/5628—Programming or writing circuits; Data input circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/56—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
- G11C11/5621—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency using charge storage in a floating gate
- G11C11/5628—Programming or writing circuits; Data input circuits
- G11C11/5635—Erasing circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/10—Programming or data input circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/10—Programming or data input circuits
- G11C16/12—Programming voltage switching circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/10—Programming or data input circuits
- G11C16/14—Circuits for erasing electrically, e.g. erase voltage switching circuits
- G11C16/16—Circuits for erasing electrically, e.g. erase voltage switching circuits for erasing blocks, e.g. arrays, words, groups
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/22—Safety or protection circuits preventing unauthorised or accidental access to memory cells
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/30—Power supply circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/34—Determination of programming status, e.g. threshold voltage, overprogramming or underprogramming, retention
- G11C16/3436—Arrangements for verifying correct programming or erasure
- G11C16/344—Arrangements for verifying correct erasure or for detecting overerased cells
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Computer Security & Cryptography (AREA)
- Read Only Memory (AREA)
Description
図1は、本発明の不揮発性半導体記憶装置1の構成を示したブロック図である。
図8は、過消去状態を解消するオーバーイレースリカバリ(OER)動作を説明するための図である。
実施の形態3は、チャネルホットエレクトロン書込方法によってフローティングゲートへ電子を蓄積し、メモリトランジスタのしきい値を制御することにより情報を記憶する不揮発性半導体記憶装置において、電圧の印加方法の変更により制御の安定化を図るものである。
実施の形態4では、ロックビットをプログラムする方法について説明する。
実施の形態5では、ACC(アクセラレート)モードプログラムについて説明する。ACCモードとは、不揮発性半導体記憶装置のメモリセルアレイのデータが消去完了されているという前提で高速に書込むモードである。ACCモードは、たとえば、不揮発性半導体記憶装置を購入したメーカーが、大量のデバイスに書込装置で量産用のプログラムを次々と書込む際などに用いられる。
実施の形態6では、ブロック消去時の電源回路中のチャージポンプの制御方法について説明する。
実施の形態7ではフラッシュメモリにおけるスペアメモリセルに対する書込動作について説明する。
Claims (2)
- 書込動作を選択するための通常書込モードと加速書込モードとを有する不揮発性半導体記憶装置であって、
不揮発にデータを記憶する複数のメモリセルを含むメモリブロックと、
書込時に最初に書込データがセットされ、一時的にデータを保持する緩衝記憶部と、
前記メモリブロックからの読出データと前記緩衝記憶部の保持値とを受けて前記メモリブロックに書込パルスを印加するための情報を出力するベリファイ回路とを備え、
前記ベリファイ回路は、前記書込動作として、前記緩衝記憶部の前記保持値と前記読出データとを比較して前記緩衝記憶部の保持値を更新し前記情報を出力する第1の動作と、前記緩衝記憶部の前記保持値をそのまま前記情報として出力する第2の動作とが実行可能に構成され、
前記不揮発性半導体記憶装置は、
前記ベリファイ回路の制御を行なう制御部をさらに備え、
前記制御部は、前記通常書込モードでは、前記ベリファイ回路に前記第1の動作を実行させることにより初回の書込パルスのための前記情報を出力させ、前記加速書込モードでは、前記ベリファイ回路に前記第2の動作を実行させることにより初回の書込パルスのための前記情報を出力させる、不揮発性半導体記憶装置。 - 前記制御部は、書込開始時に書込モードが前記通常書込モードと前記加速書込モードのいずれであるかを判断し、書込モードに対応する書込処理を実行し、前記加速書込モードに対応する書込処理は、初回の書込パルスのために前記ベリファイ回路に前記第2の動作を実行させ、2回目以降の書込パルスのために前記ベリファイ回路に前記第1の動作を実行させ、
前記制御部は、書込のための連続するアドレスを発生し、前記通常書込モードでは前記アドレスのインクリメントごとに割込み要求の有無と時間超過を判別し、前記加速書込モードでは割込み要求の有無の判別は行なわず前記アドレスのインクリメント複数回に1回の割合で時間超過を判別する、請求項1に記載の不揮発性半導体記憶装置。
Priority Applications (5)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2003322643A JP4424952B2 (ja) | 2003-09-16 | 2003-09-16 | 不揮発性半導体記憶装置 |
| KR1020040073744A KR100566848B1 (ko) | 2003-09-16 | 2004-09-15 | 불휘발성 반도체 기억 장치 |
| US10/940,812 US7230852B2 (en) | 2003-09-16 | 2004-09-15 | Non-volatile semiconductor memory device allowing efficient programming operation and erasing operation in short period of time |
| US11/802,314 US7339831B2 (en) | 2003-09-16 | 2007-05-22 | Non-volatile semiconductor memory device allowing efficient programming operation and erasing operation in short period of time |
| US12/020,958 US20080151625A1 (en) | 2003-09-16 | 2008-01-28 | Non-volatile semiconductor memory device allowing efficient programming operation and erasing operation in short period of time |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2003322643A JP4424952B2 (ja) | 2003-09-16 | 2003-09-16 | 不揮発性半導体記憶装置 |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2009092287A Division JP2009151937A (ja) | 2009-04-06 | 2009-04-06 | 不揮発性半導体記憶装置 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JP2005092948A JP2005092948A (ja) | 2005-04-07 |
| JP4424952B2 true JP4424952B2 (ja) | 2010-03-03 |
Family
ID=34270004
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2003322643A Expired - Lifetime JP4424952B2 (ja) | 2003-09-16 | 2003-09-16 | 不揮発性半導体記憶装置 |
Country Status (3)
| Country | Link |
|---|---|
| US (3) | US7230852B2 (ja) |
| JP (1) | JP4424952B2 (ja) |
| KR (1) | KR100566848B1 (ja) |
Families Citing this family (38)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP4441929B2 (ja) * | 2005-01-19 | 2010-03-31 | 日本電気株式会社 | ディスク装置及びホットスワップ方法 |
| CN101111900B (zh) * | 2005-01-27 | 2011-02-16 | 斯班逊有限公司 | 半导体装置、地址分配方法 |
| KR100719368B1 (ko) | 2005-06-27 | 2007-05-17 | 삼성전자주식회사 | 플래시 메모리 장치의 적응적 프로그램 방법 및 장치 |
| JP4790335B2 (ja) * | 2005-07-07 | 2011-10-12 | ルネサスエレクトロニクス株式会社 | 不揮発性半導体記憶装置 |
| US7656710B1 (en) | 2005-07-14 | 2010-02-02 | Sau Ching Wong | Adaptive operations for nonvolatile memories |
| JP4794231B2 (ja) * | 2005-07-22 | 2011-10-19 | ルネサスエレクトロニクス株式会社 | 不揮発性半導体記憶装置 |
| US20070086244A1 (en) | 2005-10-17 | 2007-04-19 | Msystems Ltd. | Data restoration in case of page-programming failure |
| US7554843B1 (en) * | 2005-11-04 | 2009-06-30 | Alta Analog, Inc. | Serial bus incorporating high voltage programming signals |
| US20070136640A1 (en) * | 2005-12-14 | 2007-06-14 | Jarrar Anis M | Defect detection and repair in an embedded random access memory |
| KR100724342B1 (ko) * | 2006-01-06 | 2007-06-04 | 삼성전자주식회사 | 모드별 기준 페일수를 가지는 기준 페일 비트 확인회로 및이를 포함하는 불휘발성 반도체 메모리 장치 |
| US7403425B2 (en) * | 2006-03-07 | 2008-07-22 | Micron Technology, Inc. | Programming a flash memory device |
| US7663925B2 (en) * | 2006-05-15 | 2010-02-16 | Micron Technology Inc. | Method and apparatus for programming flash memory |
| US7915916B2 (en) * | 2006-06-01 | 2011-03-29 | Micron Technology, Inc. | Antifuse programming circuit with snapback select transistor |
| JP4901348B2 (ja) * | 2006-07-20 | 2012-03-21 | 株式会社東芝 | 半導体記憶装置およびその制御方法 |
| KR100744014B1 (ko) | 2006-07-31 | 2007-07-30 | 삼성전자주식회사 | 플래시 메모리 장치 및 그것의 멀티 블록 소거 방법 |
| JP2008117505A (ja) * | 2006-11-03 | 2008-05-22 | Spansion Llc | 半導体装置およびその制御方法 |
| KR100851853B1 (ko) | 2006-11-22 | 2008-08-13 | 삼성전자주식회사 | 플래시 메모리 장치 및 그것의 프로그램 및 프로그램 검증방법 |
| US7515485B2 (en) * | 2006-12-18 | 2009-04-07 | Micron Technology, Inc. | External clock tracking pipelined latch scheme |
| KR100871700B1 (ko) * | 2007-02-13 | 2008-12-08 | 삼성전자주식회사 | 불휘발성 메모리 장치에서 전하 손실에 기인한 오류 데이터정정 방법 |
| KR100837282B1 (ko) * | 2007-06-14 | 2008-06-12 | 삼성전자주식회사 | 비휘발성 메모리 장치, 그것을 포함하는 메모리 시스템,그것의 프로그램 방법 및 읽기 방법 |
| US7539058B2 (en) * | 2007-07-17 | 2009-05-26 | Macronix International Co., Ltd. | Non-volatile memory and operating method thereof |
| US7804722B2 (en) * | 2007-07-25 | 2010-09-28 | Hynix Semiconductor Inc. | Voltage supply circuit and flash memory device including the same, and method of supplying operating voltage |
| US7978520B2 (en) | 2007-09-27 | 2011-07-12 | Sandisk Corporation | Compensation of non-volatile memory chip non-idealities by program pulse adjustment |
| US7864589B2 (en) * | 2008-08-14 | 2011-01-04 | Micron Technology, Inc. | Mitigation of runaway programming of a memory device |
| KR101532584B1 (ko) * | 2009-01-30 | 2015-06-30 | 삼성전자주식회사 | 비휘발성 메모리 장치, 및 그의 프로그램 방법 |
| KR101074539B1 (ko) * | 2009-02-04 | 2011-10-17 | 주식회사 하이닉스반도체 | 불휘발성 메모리 장치 및 그 동작 방법 |
| JP2010267341A (ja) * | 2009-05-15 | 2010-11-25 | Renesas Electronics Corp | 半導体装置 |
| KR101201840B1 (ko) | 2010-04-26 | 2012-11-15 | 에스케이하이닉스 주식회사 | 반도체 메모리 장치 |
| KR101201839B1 (ko) | 2010-04-26 | 2012-11-15 | 에스케이하이닉스 주식회사 | 반도체 메모리 장치 및 프로그래밍 전류펄스 생성방법 |
| JP2013229080A (ja) * | 2012-04-26 | 2013-11-07 | Toshiba Corp | 半導体記憶装置および半導体記憶装置のテスト方法 |
| US8787088B2 (en) | 2012-06-29 | 2014-07-22 | Sandisk Technologies Inc. | Optimized erase operation for non-volatile memory with partially programmed block |
| US9007822B2 (en) | 2012-09-14 | 2015-04-14 | Micron Technology, Inc. | Complementary decoding for non-volatile memory |
| CN103794251B (zh) * | 2012-11-01 | 2016-09-14 | 北京兆易创新科技股份有限公司 | 一种快闪存储器的擦除方法和装置 |
| US8958249B2 (en) | 2013-03-04 | 2015-02-17 | Sandisk Technologies Inc. | Partitioned erase and erase verification in non-volatile memory |
| US10134470B2 (en) * | 2015-11-04 | 2018-11-20 | Micron Technology, Inc. | Apparatuses and methods including memory and operation of same |
| US10446226B2 (en) | 2016-08-08 | 2019-10-15 | Micron Technology, Inc. | Apparatuses including multi-level memory cells and methods of operation of same |
| CN107863127A (zh) * | 2017-10-31 | 2018-03-30 | 杭州迪普科技股份有限公司 | 一种存储设备存储单元选择方法及装置 |
| CN114496059A (zh) * | 2022-01-19 | 2022-05-13 | 长江存储科技有限责任公司 | 半导体器件的测试方法以及测试装置 |
Family Cites Families (32)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4556975A (en) * | 1983-02-07 | 1985-12-03 | Westinghouse Electric Corp. | Programmable redundancy circuit |
| EP0333207B1 (en) * | 1988-03-18 | 1997-06-11 | Kabushiki Kaisha Toshiba | Mask rom with spare memory cells |
| US5844842A (en) * | 1989-02-06 | 1998-12-01 | Hitachi, Ltd. | Nonvolatile semiconductor memory device |
| US5343429A (en) * | 1991-12-06 | 1994-08-30 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device having redundant circuit and method of testing to see whether or not redundant circuit is used therein |
| JPH0773685A (ja) * | 1993-09-06 | 1995-03-17 | Hitachi Ltd | 半導体不揮発性記憶装置 |
| JP3015661B2 (ja) * | 1994-04-27 | 2000-03-06 | 株式会社東芝 | 不揮発性半導体メモリ |
| JP3774500B2 (ja) * | 1995-05-12 | 2006-05-17 | 株式会社ルネサステクノロジ | 半導体記憶装置 |
| JP3865828B2 (ja) * | 1995-11-28 | 2007-01-10 | 株式会社ルネサステクノロジ | 半導体記憶装置 |
| US5914896A (en) * | 1996-08-01 | 1999-06-22 | Aplus Flash Technology, Inc. | Flash memory with high speed erasing structure using thin oxide and thick oxide semiconductor devices |
| TW393645B (en) * | 1997-07-22 | 2000-06-11 | Sanyo Electric Co | Non-volatile semiconductor memory device |
| JPH11110977A (ja) | 1997-10-06 | 1999-04-23 | Sony Corp | 不揮発性半導体記憶装置 |
| EP0908895A1 (en) | 1997-10-09 | 1999-04-14 | STMicroelectronics S.r.l. | Controlled hot-electron writing method for non-volatile memory cells |
| JP3906545B2 (ja) | 1998-02-03 | 2007-04-18 | ソニー株式会社 | 不揮発性半導体記憶装置 |
| US5991201A (en) * | 1998-04-27 | 1999-11-23 | Motorola Inc. | Non-volatile memory with over-program protection and method therefor |
| JP3228225B2 (ja) * | 1998-06-01 | 2001-11-12 | 日本電気株式会社 | 記憶装置の消去装置、記憶装置の消去方法及びそのプログラムを記憶した記憶媒体 |
| TW451427B (en) * | 1999-02-19 | 2001-08-21 | Mitsubishi Electric Corp | Non-volatile semiconductor memory device and the driving method, operation method and manufacturing method of the same |
| JP2001006387A (ja) * | 1999-06-18 | 2001-01-12 | Mitsubishi Electric Corp | テスト回路を備える半導体装置および半導体装置の試験装置 |
| JP3844917B2 (ja) * | 1999-07-26 | 2006-11-15 | 株式会社東芝 | 半導体記憶装置 |
| US6914827B2 (en) * | 1999-07-28 | 2005-07-05 | Samsung Electronics Co., Ltd. | Flash memory device capable of preventing an over-erase of flash memory cells and erase method thereof |
| KR100319559B1 (ko) * | 1999-11-01 | 2002-01-05 | 윤종용 | 문턱 전압 분포들 사이의 마진을 일정하게 유지할 수 있는멀티-스테이트 불휘발성 반도체 메모리 장치 |
| JP4360736B2 (ja) * | 2000-01-27 | 2009-11-11 | 株式会社ルネサステクノロジ | 不揮発性半導体記憶装置および不揮発性半導体記憶装置のデータ消去方法 |
| JP4141656B2 (ja) * | 2000-06-07 | 2008-08-27 | 株式会社東芝 | 半導体メモリ集積回路および半導体メモリ装置をテストする方法 |
| JP3704460B2 (ja) * | 2000-07-05 | 2005-10-12 | シャープ株式会社 | 不揮発性半導体メモリ装置の消去方法 |
| JP3848064B2 (ja) * | 2000-08-07 | 2006-11-22 | シャープ株式会社 | 半導体不揮発性メモリの試験方法 |
| JP4413406B2 (ja) * | 2000-10-03 | 2010-02-10 | 株式会社東芝 | 不揮発性半導体メモリ及びそのテスト方法 |
| JP4250325B2 (ja) * | 2000-11-01 | 2009-04-08 | 株式会社東芝 | 半導体記憶装置 |
| JP2002319298A (ja) * | 2001-02-14 | 2002-10-31 | Mitsubishi Electric Corp | 半導体集積回路装置 |
| US6785180B2 (en) * | 2001-03-15 | 2004-08-31 | Micron Technology, Inc. | Programmable soft-start control for charge pump |
| JP2003203496A (ja) * | 2002-01-08 | 2003-07-18 | Mitsubishi Electric Corp | 半導体記憶装置 |
| JP4071967B2 (ja) * | 2002-01-17 | 2008-04-02 | 株式会社ルネサステクノロジ | 不揮発性半導体記憶装置及びそのデータ消去方法 |
| US6724662B2 (en) * | 2002-09-04 | 2004-04-20 | Atmel Corporation | Method of recovering overerased bits in a memory device |
| JP4007909B2 (ja) * | 2002-12-26 | 2007-11-14 | 株式会社ルネサステクノロジ | 不揮発性半導体記憶装置のデータ消去方法 |
-
2003
- 2003-09-16 JP JP2003322643A patent/JP4424952B2/ja not_active Expired - Lifetime
-
2004
- 2004-09-15 KR KR1020040073744A patent/KR100566848B1/ko not_active Expired - Fee Related
- 2004-09-15 US US10/940,812 patent/US7230852B2/en not_active Expired - Lifetime
-
2007
- 2007-05-22 US US11/802,314 patent/US7339831B2/en not_active Expired - Lifetime
-
2008
- 2008-01-28 US US12/020,958 patent/US20080151625A1/en not_active Abandoned
Also Published As
| Publication number | Publication date |
|---|---|
| US20070285987A1 (en) | 2007-12-13 |
| KR100566848B1 (ko) | 2006-04-03 |
| US7230852B2 (en) | 2007-06-12 |
| US20050057997A1 (en) | 2005-03-17 |
| US20080151625A1 (en) | 2008-06-26 |
| JP2005092948A (ja) | 2005-04-07 |
| KR20050027950A (ko) | 2005-03-21 |
| US7339831B2 (en) | 2008-03-04 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP4424952B2 (ja) | 不揮発性半導体記憶装置 | |
| KR100744013B1 (ko) | 플래시 메모리 장치 및 그것의 소거 방법 | |
| KR101407361B1 (ko) | 불휘발성 메모리 장치 및 그것의 프로그램 방법 | |
| JP4646534B2 (ja) | 不揮発性メモリの振舞いに基づくプログラミング | |
| US5627782A (en) | Electrically erasable and programmable non-volatile semiconductor memory with automatic write-verify controller | |
| KR100805839B1 (ko) | 고전압 발생기를 공유하는 플래시 메모리 장치 | |
| JP2008084471A (ja) | 半導体記憶装置 | |
| JP2008140488A (ja) | 半導体記憶装置 | |
| US10424369B2 (en) | Semiconductor memory device | |
| KR101705294B1 (ko) | 플래시 메모리 및 그 프로그램 방법 | |
| JP2008135100A (ja) | 半導体記憶装置及びそのデータ消去方法 | |
| US20130159610A1 (en) | Non-volatile semiconductor memory device related method of operation | |
| CN101176163A (zh) | 编程存储器装置 | |
| US7099196B2 (en) | Flash memory device and program verification method thereof | |
| KR20100057784A (ko) | 개선된 감지를 위해 상이한 기준 레벨들을 이용하는 비휘발성 메모리에서의 비정밀/정밀 프로그램 검증 | |
| KR101213729B1 (ko) | 반도체 메모리 장치 및 그 구동 방법 | |
| US8520444B2 (en) | Nonvolatile memory and method for verifying the same | |
| CN101199024B (zh) | 利用改变字线条件来补偿较慢擦除的存储器单元以擦除非易失性存储器 | |
| JP2001143489A (ja) | 読出時間を短縮させる不揮発性半導体メモリ装置 | |
| JP2011258260A (ja) | 不揮発性半導体記憶装置 | |
| KR101504342B1 (ko) | 불휘발성 메모리 장치, 그것을 포함한 컴퓨팅 시스템 및그것의 워드 라인 구동 방법 | |
| JP6042363B2 (ja) | 不揮発性半導体記憶装置 | |
| CN115206400A (zh) | 半导体装置及擦除方法 | |
| JP2009151937A (ja) | 不揮発性半導体記憶装置 | |
| KR100648249B1 (ko) | 소거 시간을 단축시킬 수 있는 불 휘발성 메모리 장치의소거 방법 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20060727 |
|
| A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20090130 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20090217 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20090406 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20090825 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20090929 |
|
| TRDD | Decision of grant or rejection written | ||
| A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20091201 |
|
| A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 |
|
| A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20091208 |
|
| R150 | Certificate of patent or registration of utility model |
Ref document number: 4424952 Country of ref document: JP Free format text: JAPANESE INTERMEDIATE CODE: R150 Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
| FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20121218 Year of fee payment: 3 |
|
| FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20121218 Year of fee payment: 3 |
|
| S111 | Request for change of ownership or part of ownership |
Free format text: JAPANESE INTERMEDIATE CODE: R313111 |
|
| FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20121218 Year of fee payment: 3 |
|
| R350 | Written notification of registration of transfer |
Free format text: JAPANESE INTERMEDIATE CODE: R350 |
|
| FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20121218 Year of fee payment: 3 |
|
| FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20131218 Year of fee payment: 4 |
|
| S531 | Written request for registration of change of domicile |
Free format text: JAPANESE INTERMEDIATE CODE: R313531 |
|
| R350 | Written notification of registration of transfer |
Free format text: JAPANESE INTERMEDIATE CODE: R350 |
|
| EXPY | Cancellation because of completion of term |