TWI223279B - Semiconductor memory device and control method therefor - Google Patents

Semiconductor memory device and control method therefor Download PDF

Info

Publication number
TWI223279B
TWI223279B TW092120220A TW92120220A TWI223279B TW I223279 B TWI223279 B TW I223279B TW 092120220 A TW092120220 A TW 092120220A TW 92120220 A TW92120220 A TW 92120220A TW I223279 B TWI223279 B TW I223279B
Authority
TW
Taiwan
Prior art keywords
signal
mode
access
memory device
semiconductor memory
Prior art date
Application number
TW092120220A
Other languages
English (en)
Chinese (zh)
Other versions
TW200403685A (en
Inventor
Yuji Nakagawa
Original Assignee
Fujitsu Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fujitsu Ltd filed Critical Fujitsu Ltd
Publication of TW200403685A publication Critical patent/TW200403685A/zh
Application granted granted Critical
Publication of TWI223279B publication Critical patent/TWI223279B/zh

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/04Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
    • G11C29/50Marginal testing, e.g. race, voltage or current testing
    • G11C29/50012Marginal testing, e.g. race, voltage or current testing of timing
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/401Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
    • G11C11/406Management or control of the refreshing or charge-regeneration cycles
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/401Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
    • G11C11/406Management or control of the refreshing or charge-regeneration cycles
    • G11C11/40603Arbitration, priority and concurrent access to memory cells for read/write or refresh operations
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/04Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
    • G11C29/50Marginal testing, e.g. race, voltage or current testing
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/04Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
    • G11C29/50Marginal testing, e.g. race, voltage or current testing
    • G11C29/50016Marginal testing, e.g. race, voltage or current testing of retention
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/401Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Hardware Design (AREA)
  • Dram (AREA)
  • Tests Of Electronic Circuits (AREA)
  • For Increasing The Reliability Of Semiconductor Memories (AREA)
TW092120220A 2002-08-08 2003-07-24 Semiconductor memory device and control method therefor TWI223279B (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP2002231644A JP4188640B2 (ja) 2002-08-08 2002-08-08 半導体記憶装置、半導体記憶装置の制御方法及び半導体記憶装置の試験方法

Publications (2)

Publication Number Publication Date
TW200403685A TW200403685A (en) 2004-03-01
TWI223279B true TWI223279B (en) 2004-11-01

Family

ID=30437773

Family Applications (1)

Application Number Title Priority Date Filing Date
TW092120220A TWI223279B (en) 2002-08-08 2003-07-24 Semiconductor memory device and control method therefor

Country Status (6)

Country Link
US (1) US7287142B2 (ko)
EP (1) EP1388865B1 (ko)
JP (1) JP4188640B2 (ko)
KR (1) KR100919270B1 (ko)
CN (4) CN101055761B (ko)
TW (1) TWI223279B (ko)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8352938B2 (en) 2004-05-11 2013-01-08 International Business Machines Corporation System, method and program to migrate a virtual machine

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6356485B1 (en) * 1999-02-13 2002-03-12 Integrated Device Technology, Inc. Merging write cycles by comparing at least a portion of the respective write cycle addresses
JP3998539B2 (ja) * 2002-08-28 2007-10-31 富士通株式会社 半導体記憶装置
US20050068829A1 (en) * 2003-09-25 2005-03-31 Infineon Technologies North America Corp. Refresh rate adjustment
JP2006155841A (ja) * 2004-12-01 2006-06-15 Nec Electronics Corp 半導体記憶装置及びリフレッシュ制御方法
CN105656472B (zh) * 2015-12-30 2018-10-16 中国电力科学研究院 一种优先权判断电路
KR102350957B1 (ko) * 2017-10-26 2022-01-14 에스케이하이닉스 주식회사 메모리 시스템 및 메모리 시스템의 리프레시 제어 방법

Family Cites Families (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5826394A (ja) * 1981-08-06 1983-02-16 Fujitsu Ltd 競合回路
GB2265035B (en) * 1992-03-12 1995-11-22 Apple Computer Method and apparatus for improved dram refresh operations
US5343047A (en) * 1992-06-27 1994-08-30 Tokyo Electron Limited Ion implantation system
JPH09251783A (ja) * 1996-03-14 1997-09-22 Hitachi Ltd リフレッシュ制御方法、半導体記憶装置、データ処理装置
US5641969A (en) * 1996-03-28 1997-06-24 Applied Materials, Inc. Ion implantation apparatus
JP3204190B2 (ja) * 1997-12-26 2001-09-04 日本電気株式会社 半導体記憶装置
JP3313641B2 (ja) * 1998-02-27 2002-08-12 エヌイーシーマイクロシステム株式会社 半導体記憶装置
US6912637B1 (en) * 1998-07-08 2005-06-28 Broadcom Corporation Apparatus and method for managing memory in a network switch
JP2001076500A (ja) * 1999-06-28 2001-03-23 Mitsubishi Electric Corp 半導体記憶装置
CN1152421C (zh) * 1999-07-14 2004-06-02 国际商业机器公司 测试电路的方法
JP2001167574A (ja) * 1999-12-08 2001-06-22 Mitsubishi Electric Corp 半導体記憶装置
JP3778417B2 (ja) * 2000-02-29 2006-05-24 富士通株式会社 半導体記憶装置
JP4000242B2 (ja) * 2000-08-31 2007-10-31 富士通株式会社 半導体記憶装置
JP3531602B2 (ja) * 2000-11-08 2004-05-31 セイコーエプソン株式会社 半導体メモリ装置内のワード線の活性化
KR100367690B1 (ko) * 2000-12-04 2003-01-14 (주)실리콘세븐 디램 셀을 이용한 비동기식 에스램 호환 메모리 장치 및그 구동 방법
JP4743999B2 (ja) * 2001-05-28 2011-08-10 ルネサスエレクトロニクス株式会社 半導体記憶装置

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8352938B2 (en) 2004-05-11 2013-01-08 International Business Machines Corporation System, method and program to migrate a virtual machine

Also Published As

Publication number Publication date
CN101055761B (zh) 2012-06-20
CN101055762A (zh) 2007-10-17
CN101055761A (zh) 2007-10-17
US7287142B2 (en) 2007-10-23
TW200403685A (en) 2004-03-01
EP1388865A2 (en) 2004-02-11
US20040027882A1 (en) 2004-02-12
KR20040014274A (ko) 2004-02-14
CN101051525A (zh) 2007-10-10
CN100555447C (zh) 2009-10-28
EP1388865B1 (en) 2013-08-28
JP2004071097A (ja) 2004-03-04
CN100346422C (zh) 2007-10-31
JP4188640B2 (ja) 2008-11-26
CN1480949A (zh) 2004-03-10
EP1388865A3 (en) 2004-03-31
CN101051525B (zh) 2012-07-04
KR100919270B1 (ko) 2009-09-30

Similar Documents

Publication Publication Date Title
US7506126B2 (en) Detection circuit for mixed asynchronous and synchronous memory operation
US8005995B2 (en) Command interface systems and methods
TW200929210A (en) Semiconductor memory, memory system, and memory access control method
US11417385B1 (en) Semiconductor memory apparatus
US6735139B2 (en) System and method for providing asynchronous SRAM functionality with a DRAM array
US5500827A (en) Method and apparatus for improved DRAM refresh operation
JP4289825B2 (ja) 半導体記憶装置
TWI223279B (en) Semiconductor memory device and control method therefor
JP2004206855A (ja) 半導体メモリ
US7894290B2 (en) Method and apparatus for performing internal hidden refreshes while latching read/write commands, address and data information for later operation
JP4000242B2 (ja) 半導体記憶装置
JP4934118B2 (ja) 半導体記憶装置
JP4386657B2 (ja) 半導体記憶装置
JPS59129987A (ja) 半導体メモリ
CN109582615B (zh) 一种ddr3控制系统
US20240055037A1 (en) Pseudo-static random access memory
US20020181316A1 (en) System to set burst mode in a device
CN112035053A (zh) 存储器存储装置及其运作方法
CN116955240A (zh) 一种ddr控制器中phy电路的延时校准系统及方法
TW202044248A (zh) 記憶體儲存裝置及其運作方法
JP2009266286A (ja) 半導体メモリおよびメモリコントローラ
JP2009026019A (ja) メモリコントローラ及びメモリ初期化方法

Legal Events

Date Code Title Description
MM4A Annulment or lapse of patent due to non-payment of fees