JP2559977B2 - バイアに係るクラックを除去する方法及び構造、並びに、半導体セラミックパッケージ基板。 - Google Patents
バイアに係るクラックを除去する方法及び構造、並びに、半導体セラミックパッケージ基板。Info
- Publication number
- JP2559977B2 JP2559977B2 JP5138375A JP13837593A JP2559977B2 JP 2559977 B2 JP2559977 B2 JP 2559977B2 JP 5138375 A JP5138375 A JP 5138375A JP 13837593 A JP13837593 A JP 13837593A JP 2559977 B2 JP2559977 B2 JP 2559977B2
- Authority
- JP
- Japan
- Prior art keywords
- cap
- substrate
- diameter
- vias
- width
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49827—Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/11—Printed elements for providing electric connections to or between printed circuits
- H05K1/111—Pads for surface mounting, e.g. lay-out
- H05K1/112—Pads for surface mounting, e.g. lay-out directly combined with via connections
- H05K1/113—Via provided in pad; Pad over filled via
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/095—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00 with a principal constituent of the material being a combination of two or more materials provided in the groups H01L2924/013 - H01L2924/0715
- H01L2924/097—Glass-ceramics, e.g. devitrified glass
- H01L2924/09701—Low temperature co-fired ceramic [LTCC]
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/03—Use of materials for the substrate
- H05K1/0306—Inorganic insulating substrates, e.g. ceramic, glass
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/09—Use of materials for the conductive, e.g. metallic pattern
- H05K1/092—Dispersed materials, e.g. conductive pastes or inks
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/40—Forming printed elements for providing electric connections to or between printed circuits
- H05K3/4038—Through-connections; Vertical interconnect access [VIA] connections
- H05K3/4053—Through-connections; Vertical interconnect access [VIA] connections by thick-film techniques
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Printing Elements For Providing Electric Connections Between Printed Circuits (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
- Electric Connection Of Electric Components To Printed Circuits (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US92153992A | 1992-07-29 | 1992-07-29 | |
| US921539 | 1992-07-29 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPH0697314A JPH0697314A (ja) | 1994-04-08 |
| JP2559977B2 true JP2559977B2 (ja) | 1996-12-04 |
Family
ID=25445587
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP5138375A Expired - Fee Related JP2559977B2 (ja) | 1992-07-29 | 1993-06-10 | バイアに係るクラックを除去する方法及び構造、並びに、半導体セラミックパッケージ基板。 |
Country Status (3)
| Country | Link |
|---|---|
| US (1) | US5446246A (enExample) |
| EP (1) | EP0581712A2 (enExample) |
| JP (1) | JP2559977B2 (enExample) |
Families Citing this family (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5539156A (en) * | 1994-11-16 | 1996-07-23 | International Business Machines Corporation | Non-annular lands |
| US6534872B1 (en) | 1998-10-13 | 2003-03-18 | Sun Microsystems, Inc. | Apparatus and system with increased signal trace routing options in printed wiring boards and integrated circuit packaging |
| US8097471B2 (en) * | 2000-11-10 | 2012-01-17 | 3M Innovative Properties Company | Sample processing devices |
| AU2002331796A1 (en) * | 2001-09-07 | 2003-03-24 | Medtronic Minimed, Inc. | Sensor substrate and method of fabricating same |
| US7323142B2 (en) * | 2001-09-07 | 2008-01-29 | Medtronic Minimed, Inc. | Sensor substrate and method of fabricating same |
| EP1416641A1 (en) | 2002-10-30 | 2004-05-06 | STMicroelectronics S.r.l. | Method for compressing high repetitivity data, in particular data used in memory device testing |
| US7101343B2 (en) * | 2003-11-05 | 2006-09-05 | Temple University Of The Commonwealth System Of Higher Education | Implantable telemetric monitoring system, apparatus, and method |
| WO2015048808A1 (en) * | 2013-09-30 | 2015-04-02 | Wolf Joseph Ambrose | Silver thick film paste hermetically sealed by surface thin film multilayer |
| CN107799494A (zh) * | 2017-11-03 | 2018-03-13 | 北方电子研究院安徽有限公司 | Ltcc超多层生瓷直通孔版图设计及制造工艺 |
Family Cites Families (19)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US3335489A (en) * | 1962-09-24 | 1967-08-15 | North American Aviation Inc | Interconnecting circuits with a gallium and indium eutectic |
| US3571923A (en) * | 1968-12-30 | 1971-03-23 | North American Rockwell | Method of making redundant circuit board interconnections |
| US3859711A (en) * | 1973-03-20 | 1975-01-14 | Ibm | Method of detecting misregistration of internal layers of a multilayer printed circuit panel |
| US4340436A (en) * | 1980-07-14 | 1982-07-20 | International Business Machines Corporation | Process for flattening glass-ceramic substrates |
| US4349862A (en) * | 1980-08-11 | 1982-09-14 | International Business Machines Corporation | Capacitive chip carrier and multilayer ceramic capacitors |
| JPS5745259A (en) * | 1980-09-01 | 1982-03-15 | Hitachi Ltd | Resin sealing type semiconductor device |
| FR2556503B1 (fr) * | 1983-12-08 | 1986-12-12 | Eurofarad | Substrat d'interconnexion en alumine pour composant electronique |
| US4521449A (en) * | 1984-05-21 | 1985-06-04 | International Business Machines Corporation | Process for forming a high density metallurgy system on a substrate and structure thereof |
| JPS6153792A (ja) * | 1984-08-23 | 1986-03-17 | 株式会社東芝 | 多層配線基板 |
| KR900008781B1 (ko) * | 1985-06-17 | 1990-11-29 | 마쯔시다덴기산교 가부시기가이샤 | 후막도체조성물 |
| CA1249064A (en) * | 1987-07-06 | 1989-01-17 | Reginald B.P. Bennett | Process for application of overlay conductors to surface of printed circuit board assemblies |
| JPH01300594A (ja) * | 1988-05-28 | 1989-12-05 | Fujitsu Ltd | 超伝導セラミックスを用いた多層基板の製造方法 |
| DE69018846T2 (de) * | 1989-02-10 | 1995-08-24 | Fujitsu Ltd | Keramische Packung vom Halbleiteranordnungstyp und Verfahren zum Zusammensetzen derselben. |
| JPH02267995A (ja) * | 1989-04-07 | 1990-11-01 | Ngk Insulators Ltd | 多層回路基板およびその製造方法 |
| JP2810143B2 (ja) * | 1989-09-13 | 1998-10-15 | 株式会社日立製作所 | 厚膜薄膜混成多層配線基板 |
| JPH03154395A (ja) * | 1989-11-13 | 1991-07-02 | Sumitomo Electric Ind Ltd | 回路基板およびその製造方法 |
| JPH03244189A (ja) * | 1990-02-21 | 1991-10-30 | Fujitsu Ltd | セラミック配線板のビア導体接続方法 |
| JPH04357898A (ja) * | 1991-06-04 | 1992-12-10 | Toshiba Corp | セラミックス基板 |
| JPH06112355A (ja) * | 1992-09-29 | 1994-04-22 | Toshiba Corp | セラミックパッケージ |
-
1993
- 1993-06-10 JP JP5138375A patent/JP2559977B2/ja not_active Expired - Fee Related
- 1993-06-15 EP EP93480075A patent/EP0581712A2/en not_active Withdrawn
-
1994
- 1994-01-24 US US08/186,227 patent/US5446246A/en not_active Expired - Fee Related
Also Published As
| Publication number | Publication date |
|---|---|
| US5446246A (en) | 1995-08-29 |
| EP0581712A2 (en) | 1994-02-02 |
| EP0581712A3 (enExample) | 1994-04-06 |
| JPH0697314A (ja) | 1994-04-08 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JPH0817859A (ja) | 半導体装置 | |
| TW200305267A (en) | Semiconductor device having a wire bond pad and method therefor | |
| JP2559977B2 (ja) | バイアに係るクラックを除去する方法及び構造、並びに、半導体セラミックパッケージ基板。 | |
| CN1074557A (zh) | 半导体装置 | |
| JPS60134442A (ja) | 半導体デバイス | |
| US5175397A (en) | Integrated circuit chip package | |
| JP3696706B2 (ja) | 半導体装置の電源線構造 | |
| EP0418777A2 (en) | Wafer scale semiconductor device | |
| JP2559977C (enExample) | ||
| JPH01185943A (ja) | 半導体集積回路装置 | |
| JPS6325951A (ja) | 半導体装置 | |
| JP2005064218A (ja) | 半導体装置 | |
| JPS5854646A (ja) | 混成集積回路装置 | |
| JPH0786281A (ja) | 半導体装置および半導体装置の製造方法 | |
| JPH0416425Y2 (enExample) | ||
| JPS62261156A (ja) | 導電性バイア経路の形成方法 | |
| JPH02164057A (ja) | ピングリッドアレイ半導体パッケージ | |
| JPH07111306A (ja) | 半導体装置 | |
| KR100481832B1 (ko) | 반도체장치의제조방법및이에따라제조되는반도체장치 | |
| JPH03136331A (ja) | 半導体装置 | |
| JPS62193264A (ja) | 樹脂封止型半導体装置 | |
| JP2003124276A (ja) | 半導体集積回路および半導体装置の製造方法 | |
| JPS63221645A (ja) | 半導体装置の配線間接続方法 | |
| JPH03161935A (ja) | 半導体集積回路 | |
| JPH0846081A (ja) | チップキャリア |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| LAPS | Cancellation because of no payment of annual fees |