JP2008503104A - 複数の半導体層を備えた半導体デバイス - Google Patents
複数の半導体層を備えた半導体デバイス Download PDFInfo
- Publication number
- JP2008503104A JP2008503104A JP2007527290A JP2007527290A JP2008503104A JP 2008503104 A JP2008503104 A JP 2008503104A JP 2007527290 A JP2007527290 A JP 2007527290A JP 2007527290 A JP2007527290 A JP 2007527290A JP 2008503104 A JP2008503104 A JP 2008503104A
- Authority
- JP
- Japan
- Prior art keywords
- semiconductor layer
- transistor
- semiconductor
- layer
- conductivity type
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/82—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
- H10D84/83—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
- H10D84/85—Complementary IGFETs, e.g. CMOS
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/01—Manufacture or treatment
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/201—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates the substrates comprising an insulating layer on a semiconductor body, e.g. SOI
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0167—Manufacturing their channels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
Landscapes
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Thin Film Transistor (AREA)
- Electrodes Of Semiconductors (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/865,351 US20050275018A1 (en) | 2004-06-10 | 2004-06-10 | Semiconductor device with multiple semiconductor layers |
| PCT/US2005/016253 WO2006001915A2 (en) | 2004-06-10 | 2005-05-11 | Semiconductor device with multiple semiconductor layers |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JP2008503104A true JP2008503104A (ja) | 2008-01-31 |
| JP2008503104A5 JP2008503104A5 (enExample) | 2008-06-19 |
Family
ID=35459625
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2007527290A Pending JP2008503104A (ja) | 2004-06-10 | 2005-05-11 | 複数の半導体層を備えた半導体デバイス |
Country Status (6)
| Country | Link |
|---|---|
| US (2) | US20050275018A1 (enExample) |
| JP (1) | JP2008503104A (enExample) |
| KR (1) | KR20070024581A (enExample) |
| CN (1) | CN1973374A (enExample) |
| TW (1) | TW200620662A (enExample) |
| WO (1) | WO2006001915A2 (enExample) |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2009033145A (ja) * | 2007-06-29 | 2009-02-12 | Semiconductor Energy Lab Co Ltd | 半導体装置 |
| JP2013016791A (ja) * | 2011-06-10 | 2013-01-24 | Sumitomo Chemical Co Ltd | 半導体デバイス、半導体基板、半導体基板の製造方法および半導体デバイスの製造方法 |
| JP2013016789A (ja) * | 2011-06-10 | 2013-01-24 | Sumitomo Chemical Co Ltd | 半導体デバイス、半導体基板、半導体基板の製造方法および半導体デバイスの製造方法 |
Families Citing this family (30)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2006165335A (ja) * | 2004-12-08 | 2006-06-22 | Toshiba Corp | 半導体装置 |
| US7271043B2 (en) * | 2005-01-18 | 2007-09-18 | International Business Machines Corporation | Method for manufacturing strained silicon directly-on-insulator substrate with hybrid crystalline orientation and different stress levels |
| US7288821B2 (en) * | 2005-04-08 | 2007-10-30 | International Business Machines Corporation | Structure and method of three dimensional hybrid orientation technology |
| CN101346820B (zh) * | 2005-12-22 | 2010-11-03 | 国立大学法人东北大学 | 半导体器件 |
| JP5145691B2 (ja) * | 2006-02-23 | 2013-02-20 | セイコーエプソン株式会社 | 半導体装置 |
| US7573104B2 (en) | 2006-03-06 | 2009-08-11 | International Business Machines Corporation | CMOS device on hybrid orientation substrate comprising equal mobility for perpendicular devices of each type |
| US7456055B2 (en) | 2006-03-15 | 2008-11-25 | Freescale Semiconductor, Inc. | Process for forming an electronic device including semiconductor fins |
| US7419866B2 (en) * | 2006-03-15 | 2008-09-02 | Freescale Semiconductor, Inc. | Process of forming an electronic device including a semiconductor island over an insulating layer |
| US7402477B2 (en) * | 2006-03-30 | 2008-07-22 | Freescale Semiconductor, Inc. | Method of making a multiple crystal orientation semiconductor device |
| US7582516B2 (en) | 2006-06-06 | 2009-09-01 | International Business Machines Corporation | CMOS devices with hybrid channel orientations, and methods for fabricating the same using faceted epitaxy |
| US7803670B2 (en) * | 2006-07-20 | 2010-09-28 | Freescale Semiconductor, Inc. | Twisted dual-substrate orientation (DSO) substrates |
| JP4534164B2 (ja) * | 2006-07-25 | 2010-09-01 | エルピーダメモリ株式会社 | 半導体装置の製造方法 |
| US7863653B2 (en) * | 2006-11-20 | 2011-01-04 | International Business Machines Corporation | Method of enhancing hole mobility |
| FR2915318B1 (fr) * | 2007-04-20 | 2009-07-17 | St Microelectronics Crolles 2 | Procede de realisation d'un circuit electronique integre a deux portions de couches actives ayant des orientations cristallines differentes |
| KR101461206B1 (ko) | 2007-05-17 | 2014-11-12 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | 반도체장치 및 그의 제조방법 |
| JP5394043B2 (ja) * | 2007-11-19 | 2014-01-22 | 株式会社半導体エネルギー研究所 | 半導体基板及びそれを用いた半導体装置、並びにそれらの作製方法 |
| US8211786B2 (en) | 2008-02-28 | 2012-07-03 | International Business Machines Corporation | CMOS structure including non-planar hybrid orientation substrate with planar gate electrodes and method for fabrication |
| US8581342B2 (en) * | 2008-06-20 | 2013-11-12 | Infineon Technologies Austria Ag | Semiconductor device with field electrode and method |
| US8120110B2 (en) * | 2008-08-08 | 2012-02-21 | International Business Machines Corporation | Semiconductor structure including a high performance FET and a high voltage FET on a SOI substrate |
| US20100176482A1 (en) | 2009-01-12 | 2010-07-15 | International Business Machine Corporation | Low cost fabrication of double box back gate silicon-on-insulator wafers with subsequent self aligned shallow trench isolation |
| US7767546B1 (en) | 2009-01-12 | 2010-08-03 | International Business Machines Corporation | Low cost fabrication of double box back gate silicon-on-insulator wafers with built-in shallow trench isolation in back gate layer |
| US8093084B2 (en) | 2009-04-30 | 2012-01-10 | Freescale Semiconductor, Inc. | Semiconductor device with photonics |
| US8587063B2 (en) | 2009-11-06 | 2013-11-19 | International Business Machines Corporation | Hybrid double box back gate silicon-on-insulator wafers with enhanced mobility channels |
| WO2011102205A1 (en) | 2010-02-19 | 2011-08-25 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
| US8912055B2 (en) * | 2011-05-03 | 2014-12-16 | Imec | Method for manufacturing a hybrid MOSFET device and hybrid MOSFET obtainable thereby |
| US10002968B2 (en) | 2011-12-14 | 2018-06-19 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and display device including the same |
| US9978650B2 (en) | 2013-03-13 | 2018-05-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Transistor channel |
| CN104966716B (zh) * | 2015-07-07 | 2018-01-02 | 西安电子科技大学 | 异沟道cmos集成器件及其制备方法 |
| CN105206584B (zh) * | 2015-08-28 | 2018-09-14 | 西安电子科技大学 | 异质沟道槽型栅cmos集成器件及其制备方法 |
| US12237443B2 (en) * | 2022-02-15 | 2025-02-25 | X-Celeprint Limited | Printed components in device pockets |
Citations (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH03285351A (ja) * | 1990-04-02 | 1991-12-16 | Oki Electric Ind Co Ltd | Cmis型半導体装置およびその製造方法 |
| JPH04372166A (ja) * | 1991-06-21 | 1992-12-25 | Matsushita Electric Ind Co Ltd | 半導体装置の製造方法 |
| JPH09246507A (ja) * | 1996-03-05 | 1997-09-19 | Citizen Watch Co Ltd | 半導体装置およびその製造方法 |
| JP2004087640A (ja) * | 2002-08-26 | 2004-03-18 | Renesas Technology Corp | 半導体装置 |
| JP2005294828A (ja) * | 2004-03-31 | 2005-10-20 | Internatl Business Mach Corp <Ibm> | 集積回路構造及び形成方法(高移動度平面cmossoi) |
Family Cites Families (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5847419A (en) * | 1996-09-17 | 1998-12-08 | Kabushiki Kaisha Toshiba | Si-SiGe semiconductor device and method of fabricating the same |
| JP2000243854A (ja) * | 1999-02-22 | 2000-09-08 | Toshiba Corp | 半導体装置及びその製造方法 |
| US6339232B1 (en) * | 1999-09-20 | 2002-01-15 | Kabushika Kaisha Toshiba | Semiconductor device |
| US6583440B2 (en) * | 2000-11-30 | 2003-06-24 | Seiko Epson Corporation | Soi substrate, element substrate, semiconductor device, electro-optical apparatus, electronic equipment, method of manufacturing the soi substrate, method of manufacturing the element substrate, and method of manufacturing the electro-optical apparatus |
| US6498057B1 (en) * | 2002-03-07 | 2002-12-24 | International Business Machines Corporation | Method for implementing SOI transistor source connections using buried dual rail distribution |
| US6845034B2 (en) * | 2003-03-11 | 2005-01-18 | Micron Technology, Inc. | Electronic systems, constructions for detecting properties of objects, and assemblies for identifying persons |
| US7132338B2 (en) * | 2003-10-10 | 2006-11-07 | Applied Materials, Inc. | Methods to fabricate MOSFET devices using selective deposition process |
| US7034362B2 (en) * | 2003-10-17 | 2006-04-25 | International Business Machines Corporation | Double silicon-on-insulator (SOI) metal oxide semiconductor field effect transistor (MOSFET) structures |
| US7303949B2 (en) * | 2003-10-20 | 2007-12-04 | International Business Machines Corporation | High performance stress-enhanced MOSFETs using Si:C and SiGe epitaxial source/drain and method of manufacture |
| US6995456B2 (en) * | 2004-03-12 | 2006-02-07 | International Business Machines Corporation | High-performance CMOS SOI devices on hybrid crystal-oriented substrates |
-
2004
- 2004-06-10 US US10/865,351 patent/US20050275018A1/en not_active Abandoned
-
2005
- 2005-05-11 JP JP2007527290A patent/JP2008503104A/ja active Pending
- 2005-05-11 WO PCT/US2005/016253 patent/WO2006001915A2/en not_active Ceased
- 2005-05-11 CN CNA2005800188113A patent/CN1973374A/zh active Pending
- 2005-05-11 KR KR1020067025968A patent/KR20070024581A/ko not_active Withdrawn
- 2005-06-07 TW TW094118826A patent/TW200620662A/zh unknown
-
2006
- 2006-05-09 US US11/382,432 patent/US20060194384A1/en not_active Abandoned
Patent Citations (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH03285351A (ja) * | 1990-04-02 | 1991-12-16 | Oki Electric Ind Co Ltd | Cmis型半導体装置およびその製造方法 |
| JPH04372166A (ja) * | 1991-06-21 | 1992-12-25 | Matsushita Electric Ind Co Ltd | 半導体装置の製造方法 |
| JPH09246507A (ja) * | 1996-03-05 | 1997-09-19 | Citizen Watch Co Ltd | 半導体装置およびその製造方法 |
| JP2004087640A (ja) * | 2002-08-26 | 2004-03-18 | Renesas Technology Corp | 半導体装置 |
| JP2005294828A (ja) * | 2004-03-31 | 2005-10-20 | Internatl Business Mach Corp <Ibm> | 集積回路構造及び形成方法(高移動度平面cmossoi) |
Cited By (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2009033145A (ja) * | 2007-06-29 | 2009-02-12 | Semiconductor Energy Lab Co Ltd | 半導体装置 |
| JP2010161382A (ja) * | 2007-06-29 | 2010-07-22 | Semiconductor Energy Lab Co Ltd | 半導体装置及びその作製方法 |
| US8354674B2 (en) | 2007-06-29 | 2013-01-15 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device wherein a property of a first semiconductor layer is different from a property of a second semiconductor layer |
| JP2013016791A (ja) * | 2011-06-10 | 2013-01-24 | Sumitomo Chemical Co Ltd | 半導体デバイス、半導体基板、半導体基板の製造方法および半導体デバイスの製造方法 |
| JP2013016789A (ja) * | 2011-06-10 | 2013-01-24 | Sumitomo Chemical Co Ltd | 半導体デバイス、半導体基板、半導体基板の製造方法および半導体デバイスの製造方法 |
Also Published As
| Publication number | Publication date |
|---|---|
| CN1973374A (zh) | 2007-05-30 |
| WO2006001915A2 (en) | 2006-01-05 |
| US20050275018A1 (en) | 2005-12-15 |
| KR20070024581A (ko) | 2007-03-02 |
| WO2006001915A3 (en) | 2006-04-06 |
| TW200620662A (en) | 2006-06-16 |
| US20060194384A1 (en) | 2006-08-31 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP2008503104A (ja) | 複数の半導体層を備えた半導体デバイス | |
| US7989296B2 (en) | Semiconductor device and method of manufacturing same | |
| US7619300B2 (en) | Super hybrid SOI CMOS devices | |
| US7393732B2 (en) | Double silicon-on-insulator (SOI) metal oxide semiconductor field effect transistor (MOSFET) structures | |
| US8629478B2 (en) | Fin structure for high mobility multiple-gate transistor | |
| US8084818B2 (en) | High mobility tri-gate devices and methods of fabrication | |
| US7425483B2 (en) | Structure and method of fabricating a hybrid substrate for high-performance hybrid-orientation silicon-on-insulator CMOS devices | |
| US7915100B2 (en) | Hybrid orientation CMOS with partial insulation process | |
| US8513779B2 (en) | CMOS devices incorporating hybrid orientation technology (HOT) with embedded connectors | |
| US7531853B2 (en) | Semiconductor device and manufacturing method of the same | |
| US20060145264A1 (en) | Stressed field effect transistors on hybrid orientation substrate | |
| JP2008504677A (ja) | 改良した歪みシリコンcmosデバイスおよび方法 | |
| US9564488B2 (en) | Strained isolation regions | |
| US20080157200A1 (en) | Stress liner surrounded facetless embedded stressor mosfet | |
| US7838932B2 (en) | Raised STI structure and superdamascene technique for NMOSFET performance enhancement with embedded silicon carbon | |
| US20090001429A1 (en) | Hybrid strained orientated substrates and devices | |
| US7863141B2 (en) | Integration for buried epitaxial stressor |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20080425 |
|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20080425 |
|
| A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20111124 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20111129 |
|
| A02 | Decision of refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A02 Effective date: 20120424 |