EP2939271B1 - Dispositifs semi-conducteurs ayant un champ électrique amoindri à une couche d'oxyde de grille - Google Patents
Dispositifs semi-conducteurs ayant un champ électrique amoindri à une couche d'oxyde de grille Download PDFInfo
- Publication number
- EP2939271B1 EP2939271B1 EP13811320.4A EP13811320A EP2939271B1 EP 2939271 B1 EP2939271 B1 EP 2939271B1 EP 13811320 A EP13811320 A EP 13811320A EP 2939271 B1 EP2939271 B1 EP 2939271B1
- Authority
- EP
- European Patent Office
- Prior art keywords
- region
- jfet
- transistor device
- conductivity type
- gate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
- 230000005684 electric field Effects 0.000 title claims description 44
- 239000004065 semiconductor Substances 0.000 title description 20
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 claims description 11
- 230000005669 field effect Effects 0.000 claims description 8
- 229910010271 silicon carbide Inorganic materials 0.000 claims description 8
- 238000000034 method Methods 0.000 description 18
- 230000000903 blocking effect Effects 0.000 description 16
- 239000000758 substrate Substances 0.000 description 14
- 230000007774 longterm Effects 0.000 description 13
- 238000009826 distribution Methods 0.000 description 12
- 239000002019 doping agent Substances 0.000 description 12
- 239000000463 material Substances 0.000 description 8
- 238000003892 spreading Methods 0.000 description 6
- 230000007480 spreading Effects 0.000 description 6
- 238000005468 ion implantation Methods 0.000 description 5
- 238000009792 diffusion process Methods 0.000 description 4
- 238000002347 injection Methods 0.000 description 3
- 239000007924 injection Substances 0.000 description 3
- 238000012986 modification Methods 0.000 description 3
- 230000004048 modification Effects 0.000 description 3
- 230000009467 reduction Effects 0.000 description 3
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 2
- 238000013459 approach Methods 0.000 description 2
- 230000007547 defect Effects 0.000 description 2
- 238000013461 design Methods 0.000 description 2
- 238000000407 epitaxy Methods 0.000 description 2
- 239000007943 implant Substances 0.000 description 2
- 238000002513 implantation Methods 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- 238000004886 process control Methods 0.000 description 2
- 238000004088 simulation Methods 0.000 description 2
- 238000010561 standard procedure Methods 0.000 description 2
- 229910052782 aluminium Inorganic materials 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 239000000969 carrier Substances 0.000 description 1
- 230000015556 catabolic process Effects 0.000 description 1
- 230000002950 deficient Effects 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 238000009413 insulation Methods 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 230000008569 process Effects 0.000 description 1
- 238000011160 research Methods 0.000 description 1
- 235000012239 silicon dioxide Nutrition 0.000 description 1
- 239000000377 silicon dioxide Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7801—DMOS transistors, i.e. MISFETs with a channel accommodating body or base region adjoining a drain drift region
- H01L29/7802—Vertical DMOS transistors, i.e. VDMOS transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/0603—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
- H01L29/0607—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration
- H01L29/0611—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices
- H01L29/0615—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices by the doping profile or the shape or the arrangement of the PN junction, or with supplementary regions, e.g. junction termination extension [JTE]
- H01L29/0619—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices by the doping profile or the shape or the arrangement of the PN junction, or with supplementary regions, e.g. junction termination extension [JTE] with a supplementary region doped oppositely to or in rectifying contact with the semiconductor containing or contacting region, e.g. guard rings with PN or Schottky junction
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/0603—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
- H01L29/0607—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration
- H01L29/0611—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices
- H01L29/0615—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices by the doping profile or the shape or the arrangement of the PN junction, or with supplementary regions, e.g. junction termination extension [JTE]
- H01L29/0619—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices by the doping profile or the shape or the arrangement of the PN junction, or with supplementary regions, e.g. junction termination extension [JTE] with a supplementary region doped oppositely to or in rectifying contact with the semiconductor containing or contacting region, e.g. guard rings with PN or Schottky junction
- H01L29/0623—Buried supplementary region, e.g. buried guard ring
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/0684—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape, relative sizes or dispositions of the semiconductor regions or junctions between the regions
- H01L29/0688—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape, relative sizes or dispositions of the semiconductor regions or junctions between the regions characterised by the particular shape of a junction between semiconductor regions
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/08—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
- H01L29/0843—Source or drain regions of field-effect devices
- H01L29/0847—Source or drain regions of field-effect devices of field-effect transistors with insulated gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/10—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode not carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
- H01L29/1095—Body region, i.e. base region, of DMOS transistors or IGBTs
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/12—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/16—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table
- H01L29/1608—Silicon carbide
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66053—Multistep manufacturing processes of devices having a semiconductor body comprising crystalline silicon carbide
- H01L29/66068—Multistep manufacturing processes of devices having a semiconductor body comprising crystalline silicon carbide the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66234—Bipolar junction transistors [BJT]
- H01L29/66325—Bipolar junction transistors [BJT] controlled by field-effect, e.g. insulated gate bipolar transistors [IGBT]
- H01L29/66333—Vertical insulated gate bipolar transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66363—Thyristors
- H01L29/66371—Thyristors structurally associated with another device, e.g. built-in diode
- H01L29/66378—Thyristors structurally associated with another device, e.g. built-in diode the other device being a controlling field-effect device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66666—Vertical transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66674—DMOS transistors, i.e. MISFETs with a channel accommodating body or base region adjoining a drain drift region
- H01L29/66712—Vertical DMOS transistors, i.e. VDMOS transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/70—Bipolar devices
- H01L29/72—Transistor-type devices, i.e. able to continuously respond to applied control signals
- H01L29/739—Transistor-type devices, i.e. able to continuously respond to applied control signals controlled by field-effect, e.g. bipolar static induction transistors [BSIT]
- H01L29/7393—Insulated gate bipolar mode transistors, i.e. IGBT; IGT; COMFET
- H01L29/7395—Vertical transistors, e.g. vertical IGBT
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/70—Bipolar devices
- H01L29/74—Thyristor-type devices, e.g. having four-zone regenerative action
- H01L29/749—Thyristor-type devices, e.g. having four-zone regenerative action with turn-on by field effect
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7827—Vertical transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7827—Vertical transistors
- H01L29/7828—Vertical transistors without inversion channel, e.g. vertical ACCUFETs, normally-on vertical MISFETs
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/08—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
- H01L29/0843—Source or drain regions of field-effect devices
- H01L29/0847—Source or drain regions of field-effect devices of field-effect transistors with insulated gate
- H01L29/0852—Source or drain regions of field-effect devices of field-effect transistors with insulated gate of DMOS transistors
- H01L29/0873—Drain regions
- H01L29/0878—Impurity concentration or distribution
Definitions
- the present disclosure relates to transistor structures, and in particular, transistor structures such as metal-oxide-semiconductor field-effect transistors (MOSFETs) having a reduced electrical field at the gate oxide, and methods for making such transistor structures.
- MOSFETs metal-oxide-semiconductor field-effect transistors
- MOSFETs Metal-oxide-semiconductor field-effect transistors
- SiC Silicon Carbide
- a JFET region generally is an active portion of an N-type drift layer which may include an N-type dopant and is located between two P-type wells.
- the JFET region may refer to a region in contact with channel regions coming up to the surfaces of the P-type wells by applying a gate voltage.
- the JFET region makes up a conduction path for electrons with the N+ source region, the channel region, the N-type drift region, the substrate, and the drain electrode.
- a high bias is applied to the drain (close to the operational maximum) and in which the gate is held near ground potential, a high electrical field is created in the gate oxide that sits just above the JFET region. Imperfections in the interface material and gate oxide could result in a gate oxide failure during long-term blocking operation, in which the drain is placed under a high positive bias.
- traditional MOSFETs also may suffer from possible hot carrier injection during long-term blocking operation, in which the drain is placed under a high positive bias.
- US 2003/235942 discloses a semiconductor device comprising a semiconductor layer of a first conductivity type; a pair of base regions of a second conductivity type selectively provided on a surface of the semiconductor layer; and source regions of a first conductivity type, each of the source regions being selectively provided on a surface of each of the base regions.
- the semiconductor device further comprises an electrical field reducing region of a second conductivity type selectively provided on the surface of the semiconductor layer between the pair of the base regions; a gate insulating film provided on the surface of the base regions; a pair of gate electrodes provided on the gate insulating film, each of the gate electrodes being provided on the surface of the base regions between the source region and the electrical field reducing region; and a source electrode connected to the source regions.
- the electrical field reducing region is isolated from both of the gate electrode and the source electrode.
- US 2007/0278571 discloses a semiconductor power device including a plurality of power transistor cells wherein each cell further includes a planar gate padded by a gate oxide layer disposed on top of a drift layer constituting an upper layer of a semiconductor substrate wherein the planar gate further constitutes a split gate including a gap opened in a gate layer whereby the a total surface area of the gate is reduced.
- the transistor cell further includes a JFET diffusion region disposed in the drift layer below the gap of the gate layer wherein the JFET diffusion region has a higher dopant concentration than the drift region for reducing a channel resistance of the semiconductor power device.
- the transistor cell further includes shallow surface doped regions disposed near a top surface of the drift layer under the gate adjacent to the JFET diffusion region wherein the shallow surface doped region has a dopant concentration lower than the JFET diffusion region and higher than the drift layer
- US 6084268 discloses power MOSFET device including one or more localized regions of doping formed in a more lightly doped semiconductor layer.
- the localized regions of doping reduce inherent resistances between the source regions and the drain region of the device.
- a groove or trench design is incorporated to reduce JFET resistance.
- a gate dielectric layer having a thick portion and thin portions is incorporated to enhance switching characteristics and/or breakdown voltage.
- the present disclosure relates to a transistor device according to claim 1.
- the transistor exhibits reduced electrical field at the gate oxide interface, thus resulting in improved device reliability during long-term blocking operation, in which the drain is placed under a high positive bias, due to a lower gate oxide field, and resulting in a reduction of the possibility of hot carriers injecting into the gate oxide during long-term blocking operation, in which the drain is placed under a high positive bias.
- the transistor device is a MOSFET device and even more preferably a Silicon Carbide (SiC) MOSFET device.
- the transistor device may more generally be any type of device having a transistor (e.g., a power MOSFET; a double implanted field effect transistor (DIMOSFET); an insulated gate bipolar transistor (IGBT); and the like).
- the transistor device may significantly reduce or eliminate reliability issues or failures that may occur during long-term blocking operation, in which the drain is placed under a high positive bias.
- a P+ region may be introduced substantially in the middle of the JFET region and is connected to a source, which effectively shields the electrical field from the drain side of the transistor device.
- the P+ region introduced within the JFET region is shallower than the P+ well regions, which also mitigates the current spreading resistance.
- a method of forming a transistor device comprises providing a source and a gate, wherein the gate is at least partially in contact with a gate oxide layer.
- the method also discloses providing a P+ region within a JFET region adjacent the P+-type well region in order to reduce an electrical field on the gate oxide.
- a method of forming a transistor includes providing a drift layer on a substrate and implanting a well region on the drift layer. The method also comprises providing a first epitaxial layer such that the first epitaxial layer covers at least a portion of the well region, providing a second epitaxial layer on the first epitaxial layer, and providing a buried channel layer over a portion of the second epitaxial layer. A source and a gate are provided, wherein the gate is at least partially in contact with a gate oxide layer. The method also includes introducing a P+ region within a JFET region adjacent the well region.
- a method of forming a MOSFET comprises providing a P+-type epitaxial layer on a drift layer and providing an N+-type region on the P+-type epitaxial layer.
- a buried channel layer is provided adjacent a first surface of the MOSFET, the buried channel layer extending across a portion of the N+-type region.
- a P+-type well is formed that extends from the P+-type epitaxial layer down into the body of the MOSFET to a depth.
- a source and a gate are provided, wherein the gate is at least partially in contact with a gate oxide layer.
- the method also includes providing a P+ region within a JFET region adjacent the P+-type well region in order to reduce an electrical field on the gate oxide.
- the disclosure relates to a transistor device that has a new structure in order to reduce an electrical field at a gate oxide interface and significantly reduce or eliminate failure or reliability issues under long-term blocking operation, in which the drain is placed under a high positive bias.
- the transistor device is a MOSFET device and even more preferably a Silicon Carbide (SiC) MOSFET device.
- the transistor device may more generally be any type of device having a transistor (e.g., a power MOSFET; a double differentiated field effect transistor (DMOSFET); a trench gated metal oxide semiconductor field effect transistor (UMOSFET); an insulated gate bipolar transistor (IGBT); and the like).
- a transistor device having a reduced electrical field at the gate oxide comprises a gate, a source, and a drain, wherein the gate is at least partially atop a gate oxide layer.
- the transistor device has at least one P+ region within a JFET region of the transistor device in order to reduce an electrical field on the gate oxide. Due to the presence of material defects that may occur in the transistor device, a high electrical field in the gate oxide may be enhanced at or around the defective points. Reducing the electrical field can significantly reduce the role of the defects on the reliability of the transistor device, particularly during long-term blocking operation, in which the drain is placed under a high positive bias. In silicon carbide MOSFETs, it may be desirable to reduce the gate field to less than one (1) MV/cm at a rated voltage to ensure reliability.
- the transistor device has a gate, a source, and a drain and comprises a first epitaxial layer of a first conductivity type, a second epitaxial layer of a second conductivity type on the first epitaxial layer, and a buried channel layer adjacent a first surface of the transistor device.
- the buried channel layer extends across a portion of the second epitaxial layer and is at least partially covered with a gate oxide layer.
- the transistor device also includes a well region of the first conductivity type extending from the first epitaxial layer down into the body of the transistor device to a depth, a JFET region adjacent the well region, and a drift layer below the well region.
- a separate region of the first conductivity type which may be a P+ region in one embodiment, is introduced within the JFET region of the device.
- the P+ region is introduced substantially in the middle of the JFET region and is connected to a source, which effectively shields the electrical field from the drain side of the device.
- the P+ region introduced within the JFET region is shallower than the P+ well regions, which also mitigates the current spreading resistance.
- FIG. 1 illustrates a MOSFET device 10 that does not have reduced electrical field at the gate oxide interface.
- the MOSFET device 10 is a traditional DMOSFET.
- the traditional DMOSFET 10 includes a source 12, a gate 14, and a drain 16 positioned on a semiconductor body 20 with the gate 14 atop an oxide layer 18 insulating the gate region.
- the DMOSFET 10 includes a P+-type well 22 implanted into the semiconductor body 20 to a depth of about 0.5 ⁇ m and doped to an appropriate level, such as between about 5 X 10 18 cm -3 and 5 X 10 20 cm -3 in one embodiment, although other dopant levels could be used.
- N+ source region 24 doped to an appropriate level, such as approximately 5 X 10 19 cm -3 in one embodiment, although other dopant levels could be used.
- the N+ source region 24 is adjacent the P+-type well 22 and positioned between the P+-type well 22 and a buried channel 26.
- the buried channel 26 extends across portions of the source region 24, the P+-type well 22 and the semiconductor body 20 between active regions, i.e., a JFET region 28.
- a JFET region 28 generally is an active portion of an N-type drift layer which may include an N-type dopant and is located between two P-type wells, such as P+-type well 22.
- the JFET region in general may refer to a region in contact with channel regions coming up to the surfaces of the P-type wells by applying a gate voltage.
- the JFET region 28 makes up a conduction path for electrons with the N+ source region 24, the channel region 26, an N-type drift region 30, a substrate, and the drain electrode 16.
- the JFET region 28 may be provided by epitaxial growth or by implantation. In certain embodiments, the JFET region 28 may have a thickness ranging from about 0.5 ⁇ m to about 1.5 ⁇ m.
- the buried channel 26, the JFET region 28, and a supporting drift region 30 of the DMOSFET 10 may be doped to appropriate levels.
- the buried channel 26 may be doped between about 1 X 10 16 cm -3 and 1 X 10 17 cm -3
- the JFET region 28 may be doped between about 2 X 10 16 cm -3 and 5 X 10 16 cm -3
- the supporting drift region 30 may be doped between about 2 X 10 14 cm -3 and 5 X 10 16 cm -3 , although other dopant levels could be used.
- the fabrication process controls the channel surface by using ion implantation instead of doping during layer growth. Ion implantation is difficult to achieve accurately in DMOSFETs, and the resulting devices are limited in channel mobility.
- the traditional DMOSFET 10 shown in Figure 1 may have a high electrical field at the gate oxide in the center of JFET region 28 of the device.
- the high electrical field combined with any imperfections in the interface material and gate oxide could result in a gate oxide failure under long-term blocking operation, in which the drain is placed under a high positive bias.
- the traditional DMOSFET 10 shown in Figure 1 may suffer from possible hot carrier injection during long-term blocking operation, in which the drain is placed under a high positive bias.
- FIG. 2 shows another standard DMOSFET cell that does not have reduced electrical field at the gate oxide interface.
- a DMOSFET 32 includes a source 34, a gate contact 36, and a drain 38 positioned on a body of the DMOSFET with the gate contact 36 atop an oxide layer 40 insulating the gate region.
- the DMOSFET 32 may have a supporting N-drift layer 42 and a N+-substrate 44, which in one embodiment may be a silicon carbide substrate.
- the DMOSFET 32 may also include at least one P+ region(s) 46 and at least one N+ region(s) 48.
- the DMOSFET also includes at least one P+-type well region 50 implanted into the body of the DMOSFET 32 having at least one P+ region 46.
- the at least one N+ source region 48 may be doped to an appropriate level (such as approximately 5 X 10 19 cm -3 in one embodiment) and is adjacent the at least one P+ region 46.
- a JFET region 52 is located underneath the oxide layer 40 and is doped to appropriate levels, such as between about 2 X 10 16 cm -3 and 5 X 10 16 cm -3 in one embodiment.
- the supporting drift region 52 of the DMOSFET 32 may also be doped to appropriate levels (such as between about 2 X 10 14 cm -3 and 5 X 10 16 cm -3 in one embodiment) and is supported by a substrate 44 (which may be any made of any material, but may be a N+ silicon carbide substrate in one embodiment) down to the drain 38.
- a substrate 44 which may be any made of any material, but may be a N+ silicon carbide substrate in one embodiment
- the fabrication process controls the channel surface by using ion implantation instead of doping during layer growth. Ion implantation is difficult to achieve accurately in DMOSFETs, and the resulting devices are limited in channel mobility.
- the DMOSFET 32 shown in Figure 2 also may have a high electrical field at the gate oxide in the center of the JFET region 52 of the device. The high electrical field combined with any imperfections in the interface material and gate oxide could result in a gate oxide failure under long-term blocking operation, in which the drain is placed under a high positive bias. Also, the DMOSFET 32 shown in Figure 2 may suffer from possible hot carrier injection during long-term blocking operation, in which the drain is placed under a high positive bias.
- the related art MOSFET devices in Figures 1 and 2 illustrate the common need for modifications to transistor design that reduces the electrical field at the gate oxide interface and increases maximum current flow in the on state with the ability to block incident voltages in reverse biased operation.
- the substrate and the drift layer of the devices shown in Figures 1-3 are each formed of Silicon Carbide (SiC).
- SiC Silicon Carbide
- other semiconductor materials may be used.
- At least one separate P+ region is introduced within the JFET region.
- the at least one P+ region is introduced substantially in the middle of the JFET region and is connected to the source, which effectively shields the electrical field from the drain side of the device.
- the at least one P+ region introduced within the JFET region may also be shallower than the P+ well regions, which also mitigates the current spreading resistance.
- Figure 3A illustrates a device that has reduced electrical field at the gate oxide interface due to the introduction of at least one P+ region in the JFET region.
- the at least one P+ region introduced in the JFET region may be any shape.
- the P+ region(s) introduced in the JFET region may be flush with the surface of the JFET region or the P+ region(s) may be below a top surface of the JFET region.
- the device is a DMOSFET, but the device could be any type of device having a source, a gate, a gate oxide layer, a P+ well, and a JFET region, including but not limited to MOSFETs, UMOSFETs, IGBTs, and the like.
- the new structure includes a source 34 and a gate contact 36 with the gate contact 36 atop an oxide layer 40 insulating the gate region.
- the device includes a P+-type well 50 implanted into the device to a depth of about 0.5 ⁇ m and doped to an appropriate level, such as between about 5 X 10 18 cm -3 and 5 X 10 20 cm -3 in one embodiment, although other dopant levels could be used.
- An N+ source region 48 is doped to an appropriate level (such as approximately 5 X 10 19 cm -3 , although other dopant levels could be used) and is adjacent the P+ well 50 and positioned between the P+-type well 50 and a buried channel 54.
- the buried channel 54 may extend across portions of the device between active regions, i.e., a JFET region 52.
- a JFET region like JFET region 52 generally is an active portion of an N-type drift layer which may include an N-type dopant and is located between two P-type wells or inside a P+-type well, such as P+-type well 50.
- the JFET region in general may refer to a region in contact with channel regions coming up to the surfaces of the P-type wells by applying a gate voltage.
- the JFET region 52 makes up a conduction path for electrons with the N+ source region 48, the channel region 54, an N-type drift region 42, a substrate, and the drain (not shown in Figure 3A ).
- the JFET region 52 may be provided by epitaxial growth or by implantation.
- the JFET region 52 may have a thickness ranging from about 0.5 ⁇ m to about 1.5 ⁇ m.
- the buried channel 54, the JFET region 52, and supporting drift region 42 of the device may be doped to appropriate levels.
- the buried channel 54 may be doped between about 1 X 10 16 cm -3 and 1 X 10 17 cm -3
- the JFET region 52 may be doped between about 1 X 10 16 cm -3 and 5 X 10 17 cm -3
- the supporting drift region 42 may be doped between about 1 X 10 14 cm -3 and 5 X 10 16 cm -3 , although other dopant levels could be used.
- At least one separate P+ region 46' such as a separate P+ region 46', is introduced within the JFET region 52, as shown in Figure 3A .
- the at least one separate P+ region 46' introduced in the JFET region 52 may be any shape.
- the at least one separate P+ region(s) 46' introduced in the JFET region 52 may be flush with the surface of the JFET region 52 or the at least one separate P+ region(s) 46' may be below a top surface of the JFET region 52.
- the separate P+ region 46' may be formed by implanting aluminum with a doping equal to or greater than approximately 1 X 10 18 cm -3 .
- the separate P+ region 46' is introduced substantially in the middle of the JFET region 52 and is connected to the source 34, which effectively shields the electrical field from the drain side of the device.
- the separate P+ region 46' introduced within the JFET region 52 may also be shallower than the P+-type well regions 50, which also mitigates the current spreading resistance.
- the separate P+ region 46' is approximately 0.2 ⁇ m deep into the device, though other depths may be used.
- the separate P+ region 46' introduced within the JFET region 52 may be between 0.5 and 1.0 ⁇ m wide, though other widths are possible.
- the separate P+ region 46' may have an ohmic contact used for simulation purposes only (shown by the box in the separate P+ region 46'). In operation, the separate P+ region 46' is shorted to the source 34.
- Figure 3B illustrates a transistor device having a new structure that includes a plurality of P+ regions 46' and 46" introduced within the JFET region 52.
- the P+ regions 46' and 46" can have various shapes and different implant profiles below a top surface of the JFET region 52.
- the P+ regions 46' and 46" are below a top surface of the JFET region 52.
- one or more of the P+ regions 46' and 46" can be retrograde to the top surface of the JFET region 52 to reduce the implant damage to the MOS interface, as long as the P+ region 46' or 46" is shorted to the source 34.
- Figures 4A-4C show forward current conduction distributions of various devices.
- Figure 4A shows the forward current conduction distribution for a conventional control MOSFET having a typical JFET gap of approximately 2.6 ⁇ m.
- Figure 4B shows the forward current conduction distribution for a control MOSFET having a narrowed JFET gap of approximately 0.8 ⁇ m.
- the MOSFET with the narrowed JFET gap significantly increases spreading resistance as compared to the conventional control MOSFET. This indicates that the MOSFET with the narrowed JFET gap creates a bottleneck at a narrow JFET region.
- Figure 4C shows the forward current conduction distribution for a MOSFET useful for understanding the present invention with a P+ region introduced within the JFET gap and a standard JFET gap of about 2.6 ⁇ m.
- the MOSFET with a P+ region introduced within the JFET gap does not have the increased spreading resistance associated with the MOSFET having the narrowed JFET gap and is more in line with the traditional MOSFET having the standard JFET gap.
- the device having a P+ region introduced within the JFET gap also exhibits the same on-resistance as the conventional MOSFET with the standard JFET gap.
- Figure 5 shows forward IV's as measured in drain voltage versus drain current density for each of the devices shown in Figures 4A-4C .
- the MOSFET having the narrowed JFET gap has a lower on-resistance as compared to the conventional MOSFET with the standard JFET gap, while the device having a P+ region introduced within the JFET gap also exhibits the same on-resistance as the conventional MOSFET with the standard JFET gap.
- Figures 6A-6C illustrate the electrical field contours of the devices shown in Figures 4A-4C compared to G2 1200V control DMOSFETs. A drain voltage of 960 volts was used in these simulations. As seen in Figures 6A-6C , the device having a P+ region introduced within the JFET gap results in reduced electrical field at the gate oxide interface ( Figure 6C ) as compared to the conventional DMOSFET with a standard JFET gap.
- the structure of Figure 3 may be fabricated according to any of various standard techniques.
- the P+ region 46' introduced within the JFET region 52 may be formed according to any of various standard techniques.
- MOSFETs according to this invention optionally include a silicon carbide substrate formed by known means. Referring back to Figures 2 and 3 , a drift region layer 42 of 4H-SiC is epitaxially grown on a substrate 44. The method includes forming at least one doped well region 50 of a first conductivity type, preferably P+.
- the well region 50 can be formed by any common technique but is preferably formed by implanting dopants into the device from the top of the device down to a depth that is greater than one ⁇ m.
- a second layer 48 of a second conductivity type (such as N+ in one embodiment) is formed on the first layer 50.
- the body of the transistor device at this point includes semiconductor layers, preferably of silicon carbide, for controlling electrical conduction from top to bottom.
- Structures 46, 48, 50, and 52 are formed primarily by ion implantation, and layer 54 is then grown on top by epitaxy.
- a buried channel layer 54 is formed by epitaxy, and the buried channel layer 54 is etched through selectively in areas that sit above the P+-type well 50 and the N+ source region 48 in order to make contact to those layers.
- the channel 54 is covered with a layer of gate insulation (gate oxide 40), such as silicon dioxide, on which the gate contact 36 is formed.
- gate insulation such as silicon dioxide
- a region of the first conductivity type is then introduced into the JFET region according to any known methods. In one embodiment, the region of the first conductivity type is a P+ region. Source and drain contacts 34 and 38, common in these types of transistors, complete the transistor device.
- the method described herein can also be used to form other transistors that include a P+ region introduced into the JFET region to reduce the electrical field at the gate oxide interface. Accordingly, this invention is not limited to various MOSFETs, but is equally applicable to insulated gate bipolar transistors and metal-oxide-semiconductor controlled thyristors.
- the semiconductor material used for forming all of these devices is preferably silicon carbide, but the invention is not limited to such.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Physics & Mathematics (AREA)
- Ceramic Engineering (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Junction Field-Effect Transistors (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Thyristors (AREA)
Claims (9)
- Dispositif à transistor présentant une grille (36) qui est au moins partiellement en contact avec un oxyde de grille (40), une source (34) et un drain, le dispositif à transistor comprenant :une région de puits (50) d'un premier type de conductivité ;une première région (48) d'un second type de conductivité sur la région de puits ;une région de transistor à effet de champ à jonction, JFET, (52) du second type de conductivité adjacent à la région de puits (50) ;une couche de canal enterré (54) s'étendant à travers une partie de la première région (48) du second type de conductivité et de la région JFET (52), ledit canal enterré étant au moins partiellement recouvert par l'oxyde de grille (40) ;une couche de dérive (42) du second type de conductivité sous la région de puits (50) ;le dispositif étant caractérisé en ce qu'il comprend en outre :une deuxième région (46) du premier type de conductivité implantée dans la région JFET adjacente à la région de puits et à la première région, la région JFET se situant entre la deuxième région et la couche de dérive ; etune troisième région (46', 46") du premier type de conductivité dans la région JFET et connectée à la source (34), la troisième région (46', 46") étant implantée sous une surface supérieure de la région JFET (52) avec la région JFET entre la troisième région et la couche de canal enterré.
- Dispositif à transistor selon la revendication 1, dans lequel les deuxième et troisième régions du premier type de conductivité introduites dans la région JFET sont conçues pour réduire un champ électrique au niveau de l'oxyde de grille.
- Dispositif à transistor selon la revendication 1, dans lequel le dispositif à transistor est l'un parmi un transistor MOSFET ou un transistor bipolaire à grille isolée.
- Dispositif à transistor selon la revendication 1, dans lequel le premier type de conductivité est le type P et le second type de conductivité est le type N.
- Dispositif à transistor selon la revendication 1, dans lequel un corps du dispositif à transistor comprend du carbure de silicium.
- Dispositif à transistor selon la revendication 1, dans lequel l'une (46') des deuxième et troisième régions du premier type de conductivité introduite dans la région JFET est une région P+.
- Dispositif à transistor selon la revendication 1, dans lequel l'une des deuxième et troisième régions du premier type de conductivité introduite dans la région JFET est une région P+ et est moins profonde que la région de puits.
- Dispositif à transistor selon la revendication 1, dans lequel une largeur de la région JFET est comprise entre 2,0 et 3,6 µm.
- Dispositif à transistor selon la revendication 1, dans lequel la région JFET est entre la deuxième région et la couche de canal enterré.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP21156949.6A EP3840056A1 (fr) | 2012-12-28 | 2013-12-04 | Dispositifs à semi-conducteur ayant un champ électrique réduit au niveau d'une couche d'oxyde à grille |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/730,133 US9530844B2 (en) | 2012-12-28 | 2012-12-28 | Transistor structures having reduced electrical field at the gate oxide and methods for making same |
PCT/US2013/073093 WO2014105372A1 (fr) | 2012-12-28 | 2013-12-04 | Dispositifs à semi-conducteur ayant un champ électrique réduit au niveau d'une couche d'oxyde à grille |
Related Child Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP21156949.6A Division EP3840056A1 (fr) | 2012-12-28 | 2013-12-04 | Dispositifs à semi-conducteur ayant un champ électrique réduit au niveau d'une couche d'oxyde à grille |
EP21156949.6A Division-Into EP3840056A1 (fr) | 2012-12-28 | 2013-12-04 | Dispositifs à semi-conducteur ayant un champ électrique réduit au niveau d'une couche d'oxyde à grille |
Publications (2)
Publication Number | Publication Date |
---|---|
EP2939271A1 EP2939271A1 (fr) | 2015-11-04 |
EP2939271B1 true EP2939271B1 (fr) | 2021-04-21 |
Family
ID=49841838
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP13811320.4A Active EP2939271B1 (fr) | 2012-12-28 | 2013-12-04 | Dispositifs semi-conducteurs ayant un champ électrique amoindri à une couche d'oxyde de grille |
EP21156949.6A Pending EP3840056A1 (fr) | 2012-12-28 | 2013-12-04 | Dispositifs à semi-conducteur ayant un champ électrique réduit au niveau d'une couche d'oxyde à grille |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP21156949.6A Pending EP3840056A1 (fr) | 2012-12-28 | 2013-12-04 | Dispositifs à semi-conducteur ayant un champ électrique réduit au niveau d'une couche d'oxyde à grille |
Country Status (6)
Country | Link |
---|---|
US (2) | US9530844B2 (fr) |
EP (2) | EP2939271B1 (fr) |
JP (1) | JP6475635B2 (fr) |
KR (1) | KR101735230B1 (fr) |
CN (1) | CN105103297B (fr) |
WO (1) | WO2014105372A1 (fr) |
Families Citing this family (28)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9530844B2 (en) | 2012-12-28 | 2016-12-27 | Cree, Inc. | Transistor structures having reduced electrical field at the gate oxide and methods for making same |
US10115815B2 (en) | 2012-12-28 | 2018-10-30 | Cree, Inc. | Transistor structures having a deep recessed P+ junction and methods for making same |
CN104584221B (zh) * | 2013-02-13 | 2017-04-19 | 富士电机株式会社 | 半导体装置 |
US10062749B2 (en) | 2013-06-18 | 2018-08-28 | Monolith Semiconductor Inc. | High voltage semiconductor devices and methods of making the devices |
US9685550B2 (en) | 2014-12-26 | 2017-06-20 | Fairchild Semiconductor Corporation | Silicon carbide (SiC) device with improved gate dielectric shielding |
CN105023939A (zh) * | 2015-04-08 | 2015-11-04 | 四川大学 | 一种新型的栅下阱结构4H-SiCMOSFET器件 |
CN107275393A (zh) * | 2016-04-08 | 2017-10-20 | 株洲中车时代电气股份有限公司 | 碳化硅mosfet器件及其制备方法 |
US10600871B2 (en) | 2016-05-23 | 2020-03-24 | General Electric Company | Electric field shielding in silicon carbide metal-oxide-semiconductor (MOS) device cells using body region extensions |
JP6593294B2 (ja) * | 2016-09-28 | 2019-10-23 | トヨタ自動車株式会社 | 半導体装置 |
US11489069B2 (en) | 2017-12-21 | 2022-11-01 | Wolfspeed, Inc. | Vertical semiconductor device with improved ruggedness |
US10615274B2 (en) | 2017-12-21 | 2020-04-07 | Cree, Inc. | Vertical semiconductor device with improved ruggedness |
CN108831835A (zh) * | 2018-06-22 | 2018-11-16 | 重庆平伟实业股份有限公司 | 功率半导体器件的形成方法 |
CN109065623B (zh) * | 2018-06-22 | 2021-03-02 | 中国电子科技集团公司第五十五研究所 | 一种碳化硅金属氧化物半导体场效应晶体管及其制造方法 |
CN110718452A (zh) | 2018-07-12 | 2020-01-21 | 创能动力科技有限公司 | 碳化硅器件及其制造方法 |
US10818662B2 (en) * | 2018-09-19 | 2020-10-27 | Alpha And Omega Semiconductor (Cayman) Ltd. | Silicon carbide MOSFET with source ballasting |
WO2021038787A1 (fr) * | 2019-08-29 | 2021-03-04 | 三菱電機株式会社 | Dispositif semi-conducteur au carbure de silicium, dispositif de conversion d'energie électrique, et procédé de production de dispositif semi-conducteur au carbure de silicium |
US11728422B2 (en) * | 2019-11-14 | 2023-08-15 | Stmicroelectronics S.R.L. | Power MOSFET device having improved safe-operating area and on resistance, manufacturing process thereof and operating method thereof |
CN110676173B (zh) * | 2019-12-03 | 2020-03-17 | 上海瞻芯电子科技有限公司 | 半导体器件结构及其形成方法 |
CN113130647B (zh) * | 2019-12-30 | 2023-01-13 | 比亚迪半导体股份有限公司 | 碳化硅器件及其制备方法和半导体器件 |
CN113140633B (zh) * | 2020-01-17 | 2022-05-24 | 张清纯 | 一种半导体器件及其制造方法 |
IT202000015076A1 (it) | 2020-06-23 | 2021-12-23 | St Microelectronics Srl | Dispositivo elettronico in 4h-sic con prestazioni di corto circuito migliorate, e relativo metodo di fabbricazione |
CN115989582A (zh) * | 2020-07-24 | 2023-04-18 | 沃孚半导体公司 | 具有改善的坚固性的垂直半导体装置 |
CN111933710B (zh) * | 2020-08-03 | 2023-04-07 | 株洲中车时代半导体有限公司 | 碳化硅器件的元胞结构、其制备方法及碳化硅器件 |
EP4009375B1 (fr) * | 2020-12-03 | 2024-03-06 | Hitachi Energy Ltd | Dispositif à semi-conducteurs de puissance et procédé pour la fabrication de dispositif à semi-conducteurs de puissance |
EP4064362A1 (fr) * | 2021-03-22 | 2022-09-28 | Hitachi Energy Switzerland AG | Dispositif de semi-conducteur d'alimentation |
US11830943B2 (en) | 2021-07-26 | 2023-11-28 | Analog Power Conversion LLC | RF SiC MOSFET with recessed gate dielectric |
CN113707722B (zh) * | 2021-10-26 | 2022-02-18 | 北京世纪金光半导体有限公司 | 基于自对准的半导体器件及其制作方法 |
CN114464671B (zh) * | 2022-04-11 | 2022-07-01 | 江苏长晶浦联功率半导体有限公司 | 一种改善栅电容特性的超结mosfet |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6084268A (en) * | 1996-03-05 | 2000-07-04 | Semiconductor Components Industries, Llc | Power MOSFET device having low on-resistance and method |
US20070278571A1 (en) * | 2006-05-31 | 2007-12-06 | Alpha & Omega Semiconductor, Ltd | Planar split-gate high-performance MOSFET structure and manufacturing method |
Family Cites Families (62)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DK157272C (da) | 1978-10-13 | 1990-04-30 | Int Rectifier Corp | Mosfet med hoej effekt |
JPS60196975A (ja) | 1984-08-24 | 1985-10-05 | Nissan Motor Co Ltd | 縦型mosfet |
US4803533A (en) | 1986-09-30 | 1989-02-07 | General Electric Company | IGT and MOSFET devices having reduced channel width |
EP0416805B1 (fr) | 1989-08-30 | 1996-11-20 | Siliconix, Inc. | Transistor comportant un limiteur de tension |
JPH03142912A (ja) | 1989-10-30 | 1991-06-18 | Elna Co Ltd | 電解コンデンサ用アルミニウム箔のエッチング方法 |
IT1247293B (it) | 1990-05-09 | 1994-12-12 | Int Rectifier Corp | Dispositivo transistore di potenza presentante una regione ultra-profonda, a maggior concentrazione |
JPH04239718A (ja) | 1991-01-23 | 1992-08-27 | Toshiba Mach Co Ltd | 電子ビーム描画装置 |
JP2750986B2 (ja) | 1992-10-27 | 1998-05-18 | 尚茂 玉蟲 | 分割ゲート型カソード短絡構造を有する絶縁ゲート静電誘導サイリスタ |
JPH0778978A (ja) | 1993-09-07 | 1995-03-20 | Toyota Central Res & Dev Lab Inc | 縦型mos電界効果トランジスタ |
US5474946A (en) | 1995-02-17 | 1995-12-12 | International Rectifier Corporation | Reduced mask process for manufacture of MOS gated devices |
JP3272242B2 (ja) * | 1995-06-09 | 2002-04-08 | 三洋電機株式会社 | 半導体装置 |
JP3385938B2 (ja) | 1997-03-05 | 2003-03-10 | 株式会社デンソー | 炭化珪素半導体装置及びその製造方法 |
JP4075150B2 (ja) | 1998-03-20 | 2008-04-16 | 株式会社デンソー | 炭化珪素半導体装置及びその製造方法 |
US6573534B1 (en) * | 1995-09-06 | 2003-06-03 | Denso Corporation | Silicon carbide semiconductor device |
DE59707158D1 (de) * | 1996-02-05 | 2002-06-06 | Infineon Technologies Ag | Durch feldeffekt steuerbares halbleiterbauelement |
US5844259A (en) * | 1996-03-19 | 1998-12-01 | International Rectifier Corporation | Vertical conduction MOS controlled thyristor with increased IGBT area and current limiting |
EP0865085A1 (fr) * | 1997-03-11 | 1998-09-16 | STMicroelectronics S.r.l. | Transistor bipolaire à grille isolée avec une grande robustesse dynamique |
US6031265A (en) | 1997-10-16 | 2000-02-29 | Magepower Semiconductor Corp. | Enhancing DMOS device ruggedness by reducing transistor parasitic resistance and by inducing breakdown near gate runners and termination area |
DE19830332C2 (de) * | 1998-07-07 | 2003-04-17 | Infineon Technologies Ag | Vertikales Halbleiterbauelement mit reduziertem elektrischem Oberflächenfeld |
JP2001077354A (ja) * | 1999-08-31 | 2001-03-23 | Miyazaki Oki Electric Co Ltd | 縦型絶縁ゲート半導体装置 |
US6504176B2 (en) | 2000-04-06 | 2003-01-07 | Matshushita Electric Industrial Co., Ltd. | Field effect transistor and method of manufacturing the same |
JP4029595B2 (ja) * | 2001-10-15 | 2008-01-09 | 株式会社デンソー | SiC半導体装置の製造方法 |
JP4537646B2 (ja) * | 2002-06-14 | 2010-09-01 | 株式会社東芝 | 半導体装置 |
JP3637052B2 (ja) * | 2002-11-29 | 2005-04-06 | 松下電器産業株式会社 | SiC−MISFET及びその製造方法 |
US6940110B2 (en) * | 2002-11-29 | 2005-09-06 | Matsushita Electric Industrial Co., Ltd. | SiC-MISFET and method for fabricating the same |
US7221010B2 (en) | 2002-12-20 | 2007-05-22 | Cree, Inc. | Vertical JFET limited silicon carbide power metal-oxide semiconductor field effect transistors |
JP4049095B2 (ja) | 2003-12-25 | 2008-02-20 | 日産自動車株式会社 | 半導体装置及びその製造方法 |
JP4237086B2 (ja) | 2004-03-22 | 2009-03-11 | 関西電力株式会社 | 電圧制御型半導体装置 |
US7661110B2 (en) | 2004-10-29 | 2010-02-09 | At&T Intellectual Property I, L.P. | Transaction tool management integration with change management |
US7569900B2 (en) | 2004-11-16 | 2009-08-04 | Kabushiki Kaisha Toshiba | Silicon carbide high breakdown voltage semiconductor device |
US7439583B2 (en) * | 2004-12-27 | 2008-10-21 | Third Dimension (3D) Semiconductor, Inc. | Tungsten plug drain extension |
JP4930894B2 (ja) | 2005-05-13 | 2012-05-16 | サンケン電気株式会社 | 半導体装置 |
DE102006036347B4 (de) | 2006-08-03 | 2012-01-12 | Infineon Technologies Austria Ag | Halbleiterbauelement mit einer platzsparenden Randstruktur |
US20080157117A1 (en) | 2006-12-28 | 2008-07-03 | Mcnutt Ty R | Insulated gate bipolar transistor with enhanced conductivity modulation |
US8835987B2 (en) | 2007-02-27 | 2014-09-16 | Cree, Inc. | Insulated gate bipolar transistors including current suppressing layers |
US8866150B2 (en) | 2007-05-31 | 2014-10-21 | Cree, Inc. | Silicon carbide power devices including P-type epitaxial layers and direct ohmic contacts |
WO2009050871A1 (fr) * | 2007-10-15 | 2009-04-23 | Panasonic Corporation | Dispositif à semi-conducteur et procédé de fabrication du dispositif |
US7989882B2 (en) | 2007-12-07 | 2011-08-02 | Cree, Inc. | Transistor with A-face conductive channel and trench protecting well region |
US7795691B2 (en) | 2008-01-25 | 2010-09-14 | Cree, Inc. | Semiconductor transistor with P type re-grown channel layer |
US8008747B2 (en) | 2008-02-28 | 2011-08-30 | Alpha & Omega Semiconductor, Ltd. | High power and high temperature semiconductor power devices protected by non-uniform ballasted sources |
US8232558B2 (en) | 2008-05-21 | 2012-07-31 | Cree, Inc. | Junction barrier Schottky diodes with current surge capability |
US7816229B2 (en) | 2008-09-30 | 2010-10-19 | Infineon Technologies Austria Ag | Semiconductor device with channel stop trench and method |
US7829402B2 (en) | 2009-02-10 | 2010-11-09 | General Electric Company | MOSFET devices and methods of making |
US8629509B2 (en) | 2009-06-02 | 2014-01-14 | Cree, Inc. | High voltage insulated gate bipolar transistors with minority carrier diverter |
US8829614B2 (en) | 2009-08-31 | 2014-09-09 | Alpha And Omega Semiconductor Incorporated | Integrated Schottky diode in high voltage semiconductor device |
JP5433352B2 (ja) | 2009-09-09 | 2014-03-05 | 株式会社東芝 | 半導体装置の製造方法 |
US8563986B2 (en) | 2009-11-03 | 2013-10-22 | Cree, Inc. | Power semiconductor devices having selectively doped JFET regions and related methods of forming such devices |
JP2011204711A (ja) * | 2010-03-24 | 2011-10-13 | Toshiba Corp | 半導体装置およびその製造方法 |
JP2011258635A (ja) * | 2010-06-07 | 2011-12-22 | Mitsubishi Electric Corp | 半導体装置 |
IT1401754B1 (it) | 2010-08-30 | 2013-08-02 | St Microelectronics Srl | Dispositivo elettronico integrato e relativo metodo di fabbricazione. |
US9472405B2 (en) | 2011-02-02 | 2016-10-18 | Rohm Co., Ltd. | Semiconductor power device and method for producing same |
JP5687128B2 (ja) | 2011-05-06 | 2015-03-18 | 三菱電機株式会社 | 半導体装置およびその製造方法 |
JP2012243966A (ja) | 2011-05-20 | 2012-12-10 | Sumitomo Electric Ind Ltd | 半導体装置 |
JP5869291B2 (ja) | 2011-10-14 | 2016-02-24 | 富士電機株式会社 | 半導体装置 |
JP2014022708A (ja) | 2012-07-17 | 2014-02-03 | Yoshitaka Sugawara | 半導体装置とその動作方法 |
WO2014013821A1 (fr) | 2012-07-18 | 2014-01-23 | 富士電機株式会社 | Dispositif à semi-conducteur et procédé de production de dispositif à semi-conducteur |
CN102832248A (zh) * | 2012-09-10 | 2012-12-19 | 西安电子科技大学 | 基于半超结的碳化硅mosfet及制作方法 |
US10115815B2 (en) | 2012-12-28 | 2018-10-30 | Cree, Inc. | Transistor structures having a deep recessed P+ junction and methods for making same |
US9530844B2 (en) | 2012-12-28 | 2016-12-27 | Cree, Inc. | Transistor structures having reduced electrical field at the gate oxide and methods for making same |
JP6219045B2 (ja) | 2013-03-22 | 2017-10-25 | 株式会社東芝 | 半導体装置およびその製造方法 |
US20150263145A1 (en) | 2014-03-14 | 2015-09-17 | Cree, Inc. | Igbt structure for wide band-gap semiconductor materials |
US20150311325A1 (en) | 2014-04-23 | 2015-10-29 | Cree, Inc. | Igbt structure on sic for high performance |
-
2012
- 2012-12-28 US US13/730,133 patent/US9530844B2/en active Active
-
2013
- 2013-12-04 JP JP2015550412A patent/JP6475635B2/ja active Active
- 2013-12-04 CN CN201380068265.9A patent/CN105103297B/zh active Active
- 2013-12-04 KR KR1020157020113A patent/KR101735230B1/ko active IP Right Grant
- 2013-12-04 WO PCT/US2013/073093 patent/WO2014105372A1/fr active Application Filing
- 2013-12-04 EP EP13811320.4A patent/EP2939271B1/fr active Active
- 2013-12-04 EP EP21156949.6A patent/EP3840056A1/fr active Pending
-
2016
- 2016-11-07 US US15/344,735 patent/US10840367B2/en active Active
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6084268A (en) * | 1996-03-05 | 2000-07-04 | Semiconductor Components Industries, Llc | Power MOSFET device having low on-resistance and method |
US20070278571A1 (en) * | 2006-05-31 | 2007-12-06 | Alpha & Omega Semiconductor, Ltd | Planar split-gate high-performance MOSFET structure and manufacturing method |
Also Published As
Publication number | Publication date |
---|---|
EP3840056A1 (fr) | 2021-06-23 |
CN105103297B (zh) | 2019-03-01 |
US20140183553A1 (en) | 2014-07-03 |
US9530844B2 (en) | 2016-12-27 |
CN105103297A (zh) | 2015-11-25 |
JP2016506081A (ja) | 2016-02-25 |
KR101735230B1 (ko) | 2017-05-12 |
US10840367B2 (en) | 2020-11-17 |
KR20150099848A (ko) | 2015-09-01 |
JP6475635B2 (ja) | 2019-02-27 |
EP2939271A1 (fr) | 2015-11-04 |
WO2014105372A1 (fr) | 2014-07-03 |
US20170053987A1 (en) | 2017-02-23 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10840367B2 (en) | Transistor structures having reduced electrical field at the gate oxide and methods for making same | |
US10886396B2 (en) | Transistor structures having a deep recessed P+ junction and methods for making same | |
US8466025B2 (en) | Semiconductor device structures and related processes | |
US7989882B2 (en) | Transistor with A-face conductive channel and trench protecting well region | |
JP5586887B2 (ja) | 半導体装置及びその製造方法 | |
JP6066219B2 (ja) | 低いソース抵抗を有する電界効果トランジスタデバイス | |
EP3552239A1 (fr) | Dispositifs à semi-conducteur de puissance ayant des tranchées de grille et des structures de terminaison enterrées et procédés associés | |
KR100317458B1 (ko) | 선형 전류-전압특성을 가진 반도체 소자 | |
CN107251198B (zh) | 绝缘栅功率半导体装置以及用于制造这种装置的方法 | |
CN108604551A (zh) | 半导体装置以及用于制造这种半导体装置的方法 | |
US7253459B2 (en) | Semiconductor devices and methods of manufacture thereof | |
KR20160079609A (ko) | 탄화규소 트렌치 게이트 mosfet | |
US20090020832A1 (en) | Semiconductor Devices and the Manufacture Thereof | |
CN113113464B (zh) | 一种半导体器件及其制造方法 | |
CN112864244B (zh) | 超结器件 | |
US20230163167A1 (en) | Semiconductor device including a trench gate structure | |
WO2009060406A1 (fr) | Dispositif semi-conducteur à grille en tranchée et procédé pour sa fabrication |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
17P | Request for examination filed |
Effective date: 20150710 |
|
AK | Designated contracting states |
Kind code of ref document: A1 Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR |
|
AX | Request for extension of the european patent |
Extension state: BA ME |
|
DAX | Request for extension of the european patent (deleted) | ||
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: EXAMINATION IS IN PROGRESS |
|
17Q | First examination report despatched |
Effective date: 20180202 |
|
GRAP | Despatch of communication of intention to grant a patent |
Free format text: ORIGINAL CODE: EPIDOSNIGR1 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: GRANT OF PATENT IS INTENDED |
|
RIC1 | Information provided on ipc code assigned before grant |
Ipc: H01L 21/336 20060101ALI20201026BHEP Ipc: H01L 29/16 20060101ALI20201026BHEP Ipc: H01L 29/739 20060101ALI20201026BHEP Ipc: H01L 29/78 20060101AFI20201026BHEP Ipc: H01L 21/332 20060101ALI20201026BHEP Ipc: H01L 29/08 20060101ALI20201026BHEP Ipc: H01L 29/06 20060101ALI20201026BHEP Ipc: H01L 29/749 20060101ALI20201026BHEP Ipc: H01L 21/331 20060101ALI20201026BHEP |
|
INTG | Intention to grant announced |
Effective date: 20201117 |
|
GRAS | Grant fee paid |
Free format text: ORIGINAL CODE: EPIDOSNIGR3 |
|
GRAA | (expected) grant |
Free format text: ORIGINAL CODE: 0009210 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: THE PATENT HAS BEEN GRANTED |
|
AK | Designated contracting states |
Kind code of ref document: B1 Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR |
|
REG | Reference to a national code |
Ref country code: GB Ref legal event code: FG4D |
|
REG | Reference to a national code |
Ref country code: CH Ref legal event code: EP |
|
REG | Reference to a national code |
Ref country code: IE Ref legal event code: FG4D |
|
REG | Reference to a national code |
Ref country code: AT Ref legal event code: REF Ref document number: 1385554 Country of ref document: AT Kind code of ref document: T Effective date: 20210515 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R096 Ref document number: 602013077052 Country of ref document: DE |
|
REG | Reference to a national code |
Ref country code: LT Ref legal event code: MG9D |
|
REG | Reference to a national code |
Ref country code: AT Ref legal event code: MK05 Ref document number: 1385554 Country of ref document: AT Kind code of ref document: T Effective date: 20210421 |
|
REG | Reference to a national code |
Ref country code: NL Ref legal event code: MP Effective date: 20210421 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: AT Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210421 Ref country code: BG Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210721 Ref country code: LT Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210421 Ref country code: NL Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210421 Ref country code: FI Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210421 Ref country code: HR Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210421 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: RS Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210421 Ref country code: SE Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210421 Ref country code: PT Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210823 Ref country code: PL Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210421 Ref country code: NO Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210721 Ref country code: ES Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210421 Ref country code: GR Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210722 Ref country code: LV Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210421 Ref country code: IS Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210821 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R097 Ref document number: 602013077052 Country of ref document: DE |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: EE Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210421 Ref country code: CZ Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210421 Ref country code: DK Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210421 Ref country code: SK Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210421 Ref country code: SM Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210421 Ref country code: RO Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210421 |
|
PLBE | No opposition filed within time limit |
Free format text: ORIGINAL CODE: 0009261 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT |
|
26N | No opposition filed |
Effective date: 20220124 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: IS Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210821 Ref country code: AL Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210421 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: MC Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210421 |
|
REG | Reference to a national code |
Ref country code: CH Ref legal event code: PL |
|
GBPC | Gb: european patent ceased through non-payment of renewal fee |
Effective date: 20211204 |
|
REG | Reference to a national code |
Ref country code: BE Ref legal event code: MM Effective date: 20211231 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: LU Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20211204 Ref country code: IE Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20211204 Ref country code: GB Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20211204 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: FR Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20211231 Ref country code: BE Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20211231 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: LI Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20211231 Ref country code: CH Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20211231 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: HU Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT; INVALID AB INITIO Effective date: 20131204 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: CY Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210421 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: IT Payment date: 20231220 Year of fee payment: 11 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: MK Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20210421 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: DE Payment date: 20231229 Year of fee payment: 11 |