CN1879224A - 低能量多沟道全耗尽量子井互补式金氧半导体场效晶体管 - Google Patents
低能量多沟道全耗尽量子井互补式金氧半导体场效晶体管 Download PDFInfo
- Publication number
- CN1879224A CN1879224A CNA2004800333292A CN200480033329A CN1879224A CN 1879224 A CN1879224 A CN 1879224A CN A2004800333292 A CNA2004800333292 A CN A2004800333292A CN 200480033329 A CN200480033329 A CN 200480033329A CN 1879224 A CN1879224 A CN 1879224A
- Authority
- CN
- China
- Prior art keywords
- gate electrode
- channel region
- insulating barrier
- sept
- substrate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 claims abstract description 26
- 239000000758 substrate Substances 0.000 claims abstract description 21
- 230000004888 barrier function Effects 0.000 claims description 28
- 238000000034 method Methods 0.000 claims description 22
- 238000000151 deposition Methods 0.000 claims description 18
- 230000008021 deposition Effects 0.000 claims description 15
- 239000002019 doping agent Substances 0.000 claims description 15
- 150000004767 nitrides Chemical class 0.000 claims description 7
- 230000015572 biosynthetic process Effects 0.000 claims description 6
- 229910052710 silicon Inorganic materials 0.000 abstract description 41
- 239000010703 silicon Substances 0.000 abstract description 41
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 abstract description 40
- 230000010354 integration Effects 0.000 abstract description 2
- 238000005516 engineering process Methods 0.000 description 13
- 238000002347 injection Methods 0.000 description 13
- 239000007924 injection Substances 0.000 description 13
- 239000000463 material Substances 0.000 description 11
- 238000005530 etching Methods 0.000 description 9
- 229910021332 silicide Inorganic materials 0.000 description 8
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical group [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 8
- 238000004519 manufacturing process Methods 0.000 description 7
- 230000003647 oxidation Effects 0.000 description 7
- 238000007254 oxidation reaction Methods 0.000 description 7
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 7
- 229920005591 polysilicon Polymers 0.000 description 7
- 238000009413 insulation Methods 0.000 description 6
- 238000005229 chemical vapour deposition Methods 0.000 description 5
- 238000001312 dry etching Methods 0.000 description 4
- 239000002184 metal Substances 0.000 description 4
- 125000006850 spacer group Chemical group 0.000 description 4
- 238000001039 wet etching Methods 0.000 description 4
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 3
- 239000011248 coating agent Substances 0.000 description 2
- 238000000576 coating method Methods 0.000 description 2
- 230000005669 field effect Effects 0.000 description 2
- 239000012212 insulator Substances 0.000 description 2
- 238000002955 isolation Methods 0.000 description 2
- 101100400452 Caenorhabditis elegans map-2 gene Proteins 0.000 description 1
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- 238000000137 annealing Methods 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 239000003989 dielectric material Substances 0.000 description 1
- 238000009792 diffusion process Methods 0.000 description 1
- 230000005611 electricity Effects 0.000 description 1
- 229910052732 germanium Inorganic materials 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- 238000002513 implantation Methods 0.000 description 1
- 239000011810 insulating material Substances 0.000 description 1
- 150000002500 ions Chemical class 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 238000002156 mixing Methods 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 230000005855 radiation Effects 0.000 description 1
- 238000000926 separation method Methods 0.000 description 1
- 238000007493 shaping process Methods 0.000 description 1
- 150000003376 silicon Chemical class 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical class N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/78696—Thin film transistors, i.e. transistors with a channel being at least partly a thin film characterised by the structure of the channel, e.g. multichannel, transverse or longitudinal shape, length or width, doping structure, or the overlap or alignment between the channel and the gate, the source or the drain, or the contacting structure of the channel
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/085—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
- H01L27/088—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
- H01L27/092—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate complementary MIS field-effect transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/78606—Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device
- H01L29/78639—Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device with a drain or source connected to a bulk conducting substrate
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Ceramic Engineering (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Thin Film Transistor (AREA)
Abstract
Description
Claims (10)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/706,948 | 2003-11-14 | ||
US10/706,948 US7074657B2 (en) | 2003-11-14 | 2003-11-14 | Low-power multiple-channel fully depleted quantum well CMOSFETs |
Publications (2)
Publication Number | Publication Date |
---|---|
CN1879224A true CN1879224A (zh) | 2006-12-13 |
CN100452437C CN100452437C (zh) | 2009-01-14 |
Family
ID=34573412
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CNB2004800333292A Expired - Lifetime CN100452437C (zh) | 2003-11-14 | 2004-10-08 | 低能量多沟道全耗尽量子井互补式金氧半导体场效晶体管 |
Country Status (8)
Country | Link |
---|---|
US (2) | US7074657B2 (zh) |
EP (1) | EP1695389B1 (zh) |
JP (1) | JP2007511907A (zh) |
KR (1) | KR20060108672A (zh) |
CN (1) | CN100452437C (zh) |
DE (1) | DE602004027158D1 (zh) |
TW (1) | TWI360225B (zh) |
WO (1) | WO2005053035A1 (zh) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN103872139A (zh) * | 2014-02-24 | 2014-06-18 | 北京京东方光电科技有限公司 | 薄膜晶体管及其制作方法、阵列基板和显示装置 |
JP2019212891A (ja) * | 2017-10-18 | 2019-12-12 | 漢陽大学校産学協力団Industry−Univers | 膜、マルチレベル素子、マルチレベル素子の製造方法、マルチレベル素子の駆動方法 |
CN112151616A (zh) * | 2020-08-20 | 2020-12-29 | 中国科学院微电子研究所 | 一种堆叠mos器件及其制备方法 |
Families Citing this family (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7224007B1 (en) * | 2004-01-12 | 2007-05-29 | Advanced Micro Devices, Inc. | Multi-channel transistor with tunable hot carrier effect |
KR100549014B1 (ko) * | 2004-07-21 | 2006-02-02 | 삼성전자주식회사 | 스페이서 패턴을 갖는 반도체 장치들 및 그 형성방법들 |
US7544572B2 (en) * | 2005-11-30 | 2009-06-09 | Advanced Micro Devices, Inc. | Multi-operational mode transistor with multiple-channel device structure |
CN102074585B (zh) * | 2010-10-22 | 2012-07-04 | 友达光电股份有限公司 | 薄膜晶体管与显示面板 |
JP6401977B2 (ja) * | 2013-09-06 | 2018-10-10 | 株式会社半導体エネルギー研究所 | 半導体装置 |
US9653287B2 (en) * | 2014-10-30 | 2017-05-16 | Samsung Electronics Co., Ltd. | S/D connection to individual channel layers in a nanosheet FET |
US9590038B1 (en) | 2015-10-23 | 2017-03-07 | Samsung Electronics Co., Ltd. | Semiconductor device having nanowire channel |
US9899387B2 (en) * | 2015-11-16 | 2018-02-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Multi-gate device and method of fabrication thereof |
KR102343470B1 (ko) | 2016-01-28 | 2021-12-24 | 삼성전자주식회사 | 반도체 장치 및 이의 제조 방법 |
KR20200142153A (ko) * | 2019-06-11 | 2020-12-22 | 삼성전자주식회사 | 반도체 소자 |
Family Cites Families (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5153688A (en) * | 1990-04-21 | 1992-10-06 | Canon Kabushiki Kaisha | Method and device for controlling interference of electron waves by light in which a transverse magnetic wave is applied |
JPH04179271A (ja) * | 1990-11-14 | 1992-06-25 | Fujitsu Ltd | 半導体装置及びその製造方法 |
TW540828U (en) * | 1991-08-23 | 2003-07-01 | Semiconductor Energy Lab | Semiconductor device |
JPH0575125A (ja) * | 1991-09-12 | 1993-03-26 | Toshiba Corp | 薄膜トランジスタ |
FR2703855B1 (fr) * | 1993-04-05 | 1995-05-24 | Valeo Electronique | Montage à réponse linéarisée et symétrisée, oscillateur utilisant un tel montage et émetteur de télécommande utilisant un tel oscillateur. |
JPH06310719A (ja) * | 1993-04-19 | 1994-11-04 | Sharp Corp | Ge−SiのSOI型MOSトランジスタ及びその製造方法 |
US5500545A (en) | 1995-02-27 | 1996-03-19 | United Microelectronics Corporation | Double switching field effect transistor and method of manufacturing it |
KR100279264B1 (ko) * | 1998-12-26 | 2001-02-01 | 김영환 | 더블 게이트 구조를 갖는 에스·오·아이 트랜지스터 및 그의제조방법 |
US6373112B1 (en) * | 1999-12-02 | 2002-04-16 | Intel Corporation | Polysilicon-germanium MOSFET gate electrodes |
TW475268B (en) * | 2000-05-31 | 2002-02-01 | Matsushita Electric Ind Co Ltd | Misfet |
US6432754B1 (en) | 2001-02-20 | 2002-08-13 | International Business Machines Corporation | Double SOI device with recess etch and epitaxy |
JP2003092400A (ja) * | 2001-07-13 | 2003-03-28 | Seiko Epson Corp | 半導体装置及びその製造方法 |
KR100481209B1 (ko) * | 2002-10-01 | 2005-04-08 | 삼성전자주식회사 | 다중 채널을 갖는 모스 트랜지스터 및 그 제조방법 |
FR2853454B1 (fr) * | 2003-04-03 | 2005-07-15 | St Microelectronics Sa | Transistor mos haute densite |
US6919250B2 (en) * | 2003-05-21 | 2005-07-19 | Advanced Micro Devices, Inc. | Multiple-gate MOS device and method for making the same |
US6921700B2 (en) * | 2003-07-31 | 2005-07-26 | Freescale Semiconductor, Inc. | Method of forming a transistor having multiple channels |
-
2003
- 2003-11-14 US US10/706,948 patent/US7074657B2/en not_active Expired - Lifetime
-
2004
- 2004-10-08 EP EP04794688A patent/EP1695389B1/en not_active Ceased
- 2004-10-08 JP JP2006539498A patent/JP2007511907A/ja active Pending
- 2004-10-08 KR KR1020067009128A patent/KR20060108672A/ko not_active Application Discontinuation
- 2004-10-08 CN CNB2004800333292A patent/CN100452437C/zh not_active Expired - Lifetime
- 2004-10-08 WO PCT/US2004/033413 patent/WO2005053035A1/en active Search and Examination
- 2004-10-08 DE DE602004027158T patent/DE602004027158D1/de not_active Expired - Lifetime
- 2004-10-18 TW TW093131508A patent/TWI360225B/zh not_active IP Right Cessation
-
2006
- 2006-06-02 US US11/445,345 patent/US7253484B2/en not_active Expired - Fee Related
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN103872139A (zh) * | 2014-02-24 | 2014-06-18 | 北京京东方光电科技有限公司 | 薄膜晶体管及其制作方法、阵列基板和显示装置 |
CN103872139B (zh) * | 2014-02-24 | 2016-09-07 | 北京京东方光电科技有限公司 | 薄膜晶体管及其制作方法、阵列基板和显示装置 |
JP2019212891A (ja) * | 2017-10-18 | 2019-12-12 | 漢陽大学校産学協力団Industry−Univers | 膜、マルチレベル素子、マルチレベル素子の製造方法、マルチレベル素子の駆動方法 |
CN112151616A (zh) * | 2020-08-20 | 2020-12-29 | 中国科学院微电子研究所 | 一种堆叠mos器件及其制备方法 |
Also Published As
Publication number | Publication date |
---|---|
US7074657B2 (en) | 2006-07-11 |
US20060278938A1 (en) | 2006-12-14 |
JP2007511907A (ja) | 2007-05-10 |
US7253484B2 (en) | 2007-08-07 |
DE602004027158D1 (de) | 2010-06-24 |
CN100452437C (zh) | 2009-01-14 |
TW200522356A (en) | 2005-07-01 |
KR20060108672A (ko) | 2006-10-18 |
WO2005053035A1 (en) | 2005-06-09 |
US20050104140A1 (en) | 2005-05-19 |
EP1695389A1 (en) | 2006-08-30 |
EP1695389B1 (en) | 2010-05-12 |
TWI360225B (en) | 2012-03-11 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10050126B2 (en) | Apparatus and method for power MOS transistor | |
CN100346456C (zh) | 一种mosfet半导体及其制造方法 | |
CN100345308C (zh) | 半导体元件及其制造方法 | |
KR101474100B1 (ko) | 수직형 파워 mos 트랜지스터를 갖는 집적 회로 | |
US9034712B2 (en) | Stress enhanced LDMOS transistor to minimize on-resistance and maintain high breakdown voltage | |
EP2180504A2 (en) | Strained Semiconductor Device and Method of Making the Same | |
CN1555579A (zh) | 具有高介电常数栅极绝缘层和与衬底形成肖特基接触的源极和漏极的晶体管 | |
US7670914B2 (en) | Methods for fabricating multiple finger transistors | |
CN100340005C (zh) | 半导体组件、累积模式多重栅晶体管及其制造方法 | |
US10840368B2 (en) | Semiconductor device | |
CN1738057A (zh) | 具有增强的屏蔽结构的金属氧化物半导体器件 | |
CN1885562A (zh) | 场效应晶体管及其制作方法 | |
CN1726587A (zh) | 沟槽-栅极半导体器件的制造 | |
CN1941412A (zh) | 平面超薄绝缘体上半导体沟道mosfet及其制造方法 | |
US10014406B2 (en) | Semiconductor device and method of forming the same | |
CN1992181A (zh) | 具有凹形沟道的半导体器件的形成方法 | |
CN100452437C (zh) | 低能量多沟道全耗尽量子井互补式金氧半导体场效晶体管 | |
CN1897306A (zh) | 金属氧化物半导体场效应晶体管及其制造方法 | |
CN1714451A (zh) | 双晶体管或非器件 | |
CN1463034A (zh) | 半导体结构和处理这种结构的方法 | |
CN1645624A (zh) | 具有低栅极电荷和低导通电阻的半导体器件及其制造方法 | |
CN1956214A (zh) | 场效应晶体管及其制造方法 | |
US20200373385A1 (en) | Semiconductor device including barrier layer between active region and semiconductor layer and method of forming the same | |
CN1557023A (zh) | 用于包覆栅金属氧化物半导体场效应晶体管的方法 | |
CN1405895A (zh) | 半导体器件及其制造方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C14 | Grant of patent or utility model | ||
GR01 | Patent grant | ||
ASS | Succession or assignment of patent right |
Owner name: GLOBALFOUNDRIES INC. Free format text: FORMER OWNER: ADVANCED MICRO DEVICES INC. Effective date: 20100730 |
|
C41 | Transfer of patent application or patent right or utility model | ||
COR | Change of bibliographic data |
Free format text: CORRECT: ADDRESS; FROM: CALIFORNIA STATE, USA TO: CAYMAN ISLANDS GRAND CAYMAN ISLAND |
|
TR01 | Transfer of patent right |
Effective date of registration: 20100730 Address after: Grand Cayman, Cayman Islands Patentee after: GLOBALFOUNDRIES Inc. Address before: California, USA Patentee before: ADVANCED MICRO DEVICES, Inc. |
|
TR01 | Transfer of patent right | ||
TR01 | Transfer of patent right |
Effective date of registration: 20210224 Address after: California, USA Patentee after: Lattice chip (USA) integrated circuit technology Co.,Ltd. Address before: Greater Cayman Islands, British Cayman Islands Patentee before: GLOBALFOUNDRIES Inc. |
|
CX01 | Expiry of patent term |
Granted publication date: 20090114 |