CN101809738B - 存储器装置介接设备及系统 - Google Patents

存储器装置介接设备及系统 Download PDF

Info

Publication number
CN101809738B
CN101809738B CN2008801087255A CN200880108725A CN101809738B CN 101809738 B CN101809738 B CN 101809738B CN 2008801087255 A CN2008801087255 A CN 2008801087255A CN 200880108725 A CN200880108725 A CN 200880108725A CN 101809738 B CN101809738 B CN 101809738B
Authority
CN
China
Prior art keywords
memory
interface chip
dram
flash memory
nude film
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
CN2008801087255A
Other languages
English (en)
Other versions
CN101809738A (zh
Inventor
乔·M·杰德罗
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Micron Technology Inc
Original Assignee
Micron Technology Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Micron Technology Inc filed Critical Micron Technology Inc
Publication of CN101809738A publication Critical patent/CN101809738A/zh
Application granted granted Critical
Publication of CN101809738B publication Critical patent/CN101809738B/zh
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C5/00Details of stores covered by group G11C11/00
    • G11C5/06Arrangements for interconnecting storage elements electrically, e.g. by wiring
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/481Internal lead connections, e.g. via connections, feedthrough structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0652Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00 the devices being arranged next and on each other, i.e. mixed assemblies
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0657Stacked arrangements of devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05573Single external layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/1302Disposition
    • H01L2224/13025Disposition the bump connector being disposed on a via connection of the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16135Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/16145Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06513Bump or bump-like direct electrical connections between devices, e.g. flip-chip connection, solder bumps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06541Conductive via connections through the device, e.g. vertical interconnects, through silicon via [TSV]

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • General Physics & Mathematics (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Computer Hardware Design (AREA)
  • Theoretical Computer Science (AREA)
  • General Engineering & Computer Science (AREA)
  • Semiconductor Memories (AREA)
  • Dram (AREA)
  • Semiconductor Integrated Circuits (AREA)
  • Memory System (AREA)

Abstract

本发明揭示多种设备及系统,其可包括:衬底;接口芯片,其安置于所述衬底上;具有多个存储器阵列的第一存储器裸片,其安置于所述接口芯片上,所述第一存储器裸片耦合到多个贯穿晶片互连件(TWI);以及具有多个存储器阵列的第二存储器裸片,其安置于所述第一存储器裸片上,所述第二存储器裸片包括多个通路,其中所述多个通路经配置以允许所述多个TWI穿过所述第二存储器裸片。所述第二存储器裸片可耦合到第二多个TWI。以此方式,所述接口芯片可用于使用所述第一及第二多个TWI以通信方式耦合所述第一存储器裸片与所述第二存储器裸片。本发明还揭示其它设备、系统及方法。

Description

存储器装置介接设备及系统
相关申请案
本专利申请案主张2007年8月29日申请的第11/847,113号美国申请案的优先权权益,所述美国申请案以引用的方式并入本文中。 
背景技术
例如个人计算机、工作站、计算机服务器、主机及包括打印机、扫描仪及硬盘驱动机的其它计算机相关设备等许多电子装置使用提供大数据存储能力的存储器装置,同时尝试获得低功率消耗。非常适用于前述装置中的一种类型的存储器装置为动态随机存取存储器(DRAM)。 
对较大容量DRAM的需求继续上升且同时芯片大小限制约束着DRAM装置的容量。为了增加DRAM装置的存储器容量,已稳定地减少由个别存储器单元的组件占据的表面面积,使得半导体衬底上的存储器单元的装填密度可增加。缩小装置表面面积可导致制造产量减少,并且增加用于连接DRAM装置内的众多存储器组与其它装置的互连技术的复杂性。 
附图说明
下文参看以下图式详细描述本发明的各种实施例。 
图1说明根据本发明的各种实施例的存储器系统的框图。 
图2A说明根据本发明的一些实施例的存储器系统的透视图。 
图2B说明根据本发明的一些实施例的展示于图2A中的存储器系统的横截面图。 
图3说明根据本发明的一些实施例的系统的示意性表示。 
图4说明根据本发明的一些实施例的展示于图3中的系统的横截面图。 
图5说明根据本发明的一些实施例的展示于图3中的系统的操作方法的流程图。 
具体实施方式
可通过减小存储器单元组件的水平特征大小来实现存储器的表面面积减小及因此的装填密度增大。这可通过形成实质上是三维的存储器单元组件而在各种实施例中实现,以使得存储器单元组件除大体上延伸越过衬底的表面以外还垂直地延伸进入衬底中且在衬底上方延伸。 
图1说明根据本发明的各种实施例的存储器系统100的框图。存储器系统100包括 使用128位数据总线50而耦合到存储器装置110、120、130及140的接口芯片150。存储器装置110包括存储器阵列110-1、110-2及110-3,其各自具有以行及列布置的存储器单元。类似地,存储器装置120、130及140分别包括存储器阵列120-1、120-2、120-3;130-1、130-2、130-3;及140-1、140-2、140-3。接口芯片150向存储器装置110到140内的选定存储器地址提供地址及存储器命令。在一些实施例中,存储器装置110到140包括动态随机存取存储器(DRAM)装置。在一些实施例中,存储器装置110到140分别耦合到列解码器112、122、132及142。另外,存储器装置110到140分别耦合到行解码器114、124、134及144。列解码器112、122、132、142及行解码器114、124、134、144响应于使用数据总线50提供的地址命令来存取存储器装置110到140的存储器阵列内的存储器单元。接口芯片150基于在128位数据总线50(其可具有不同于128位的宽度)上提供的信号而控制存储器装置110到140。在一些实施例中,接口芯片150经配置以执行DRAM定序。 
在一些实施例中,存储器装置110到140可包含快闪存储器装置。在一些实施例中,在存储器装置110到140中的存储器阵列内的存储器单元可包括以NAND快闪存储器布置来布置的快闪存储器单元。在一些实施例中,在存储器装置110到140中的存储器阵列内的存储器单元可包括以NOR快闪存储器布置来布置的快闪存储器单元。所属领域的技术人员将容易认识到,存储器装置100可包括为了更加清晰地集中于本文描述的各种实施例而从图1省略的其它部分。 
向存储器装置110到140提供的存储器命令包括从128位数据总线50向存储器装置110到140内的存储器单元写入数据的编程操作、从存储器装置110到140内的存储器单元读取数据的读取操作及从存储器装置110到140内的所有或部分存储器单元擦除数据的擦除操作。 
图2A说明根据本发明的一些实施例的存储器系统200的透视图。可与图1的存储器系统100类似或相同的存储器系统200包括具有焊料球矩阵244的衬底242、接口芯片150、第一存储器阵列202、第二存储器阵列204、第三存储器阵列206及第四存储器阵列208。在一些实施例中,第一存储器阵列202安置于第二存储器阵列204上,且第二存储器阵列204安置于接口芯片150上。在一些实施例中,第三存储器阵列206安置于第四存储器阵列208上,且第四存储器阵列208安置于接口芯片150上。第一存储器阵列202耦合到贯穿晶片互连件(TWI)221,TWI 221又耦合到接口芯片150。在一些实施例中,TWI 221穿过第二存储器阵列204内的一组通路222以与接口芯片150连接。在一些实施例中,TWI 221穿过接口芯片150内的一组通路223以连接到衬底242内的 装置。在一些实施例中,第二存储器阵列204使用连接引脚226而耦合到接口芯片150。在一些实施例中,连接引脚230以通信方式耦合存储器阵列208与接口芯片150,且TWI225以通信方式耦合存储器阵列206与接口芯片150。在一些实施例中,连接引脚232允许接口芯片150与嵌入于衬底242内的其它装置之间的通信。在一些实施例中,衬底242可包括具有以通信方式耦合到接口芯片150的电路的电路板。 
图2B说明根据本发明的一些实施例的展示于图2A中的存储器系统200的横截面图。存储器系统200包括具有焊料球矩阵244的衬底242、接口芯片150、第一存储器阵列202、第二存储器阵列204、第三存储器阵列206及第四存储器阵列208。在一些实施例中,存储器系统200包括第二存储器阵列204内的通路210、211、212及213,其允许TWI 218、219、220及221穿过第二存储器阵列204且提供第一存储器阵列202与接口芯片150之间的连接。在一些实施例中,TWI 218、219、220及221在相对于包括第二存储器裸片的平面的垂直方向(即,如图2A中展示的z方向)上延伸。在一些实施例中,TWI 218、219、220及221穿过第二存储器裸片以将第一存储器裸片耦合到接口芯片150。在一些实施例中,存储器系统200包括第四存储器阵列208内的通路214、215、216及217,其允许TWI 222、223、224及225穿过第四存储器阵列208且提供第三存储器阵列206与接口芯片150之间的连接。在一些实施例中,连接引脚226、227、228及229提供第二存储器阵列204与接口芯片150之间的通信。在一些实施例中,连接引脚230、231、232及233提供第四存储器阵列208与接口芯片150之间的通信。在一些实施例中,连接引脚232允许接口芯片与嵌入于衬底242内的其它装置之间的通信。在一些实施例中,衬底242可包括具有以通信方式耦合到接口芯片150的电路的电路板。在一些实施例中,衬底242包括集成电路封装。图3展示根据本发明的实施例的系统300的示意图。系统300包括处理单元360、接口芯片150以及存储器裸片310及320。接口芯片150包括多路复用器/多路分用器电路350、DRAM控制器330及快闪控制器340。在一些实施例中,存储器裸片310包括DRAM阵列310-1、310-2、310-3及310-4。在一些实施例中,存储器裸片320包括快闪阵列320-1、320-2、320-3及320-4。在一些实施例中,DRAM控制器330使用TWI 335而耦合到DRAM阵列310-1、310-2、310-3及310-4中的每一者。在一些实施例中,快闪控制器340使用TWI 345而耦合到快闪阵列320-1、320-2、320-3及320-4中的每一者。贯穿晶片互连件335及345穿过在存储器裸片310及320内在z方向(垂直)上延伸的通路。 
在一些实施例中,接口芯片150经配置以基于存储器裸片320中所使用的DRAM的类型而操作刷新方案来控制错误率。在一些实施例中,接口芯片150经配置以基于存 储器裸片310及320的信号特性而操作刷新方案来控制错误率。在一些实施例中,接口芯片150经配置以对存储器裸片320内所包括的多个存储器阵列操作不良单元恢复方案。在一些实施例中,接口芯片150是可编程的且经配置以基于安置于其之上的存储器裸片的类型而进行操作。在一些实施例中,接口芯片150经配置以对多个存储器阵列202、204、206及208操作不良单元恢复方案。在一些实施例中,接口芯片150包括模式产生器,其经配置以产生用于存储器裸片320的测试及诊断分析的测试模式信号。 
系统300还可包括例如电路板等衬底242(参见图2A),系统300的一些组件可位于所述衬底242上。衬底242可包括耦合到电源(未图示)的端子244,以向包括存储器装置310及320的系统300的组件提供功率或电压。电源可提供交流到直流(AC到DC)转换电路、电池及其它。存储器装置110到140可包含易失性存储器装置、非易失性存储器装置或两者的组合。举例来说,存储器装置110可包含DRAM装置、静态随机存取存储器(SRAM)装置、快闪存储器装置或这些存储器装置的组合。在一些实施例中,接口芯片150可包括用于有线或无线通信的通信模块。在一些实施例中,系统300的组件的数目可有所不同。 
处理单元360处理经由总线50传送到其它组件及从其它组件传送的数据。处理单元360可包括通用处理器或专用集成电路(ASIC)。处理单元360可包含单核心处理单元或多核心处理单元。 
在一些实施例中,存储器装置310及320可包括上文中参看图1、图2A及图2B描述的存储器装置的一个或一个以上实施例。 
在一些实施例中,系统300的操作方法包括在处理器360与接口芯片150之间发送及接收数据,所述接口芯片150包括多路复用器/多路分用器350及存储器控制器330、340。所述方法还可包括使用贯穿晶片互连件335、345从接口芯片150向若干个存储器裸片310、320发送及接收以上数据,其中贯穿晶片互连件335、345穿过在存储器裸片310、320内在z方向上形成的通路。所述方法还包括将以上数据存储于存储器裸片310、320中,其中存储器裸片310、320中的每一者分别包括若干个存储器阵列310-1、310-2、310-3及320-1、320-2、320-3。在一些实施例中,所述方法包括将数据存储于DRAM阵列310中。在一些实施例中,所述方法包括将数据存储于NAND快闪阵列320中。在一些实施例中,所述方法包括将数据存储于NOR快闪阵列320中。 
系统300可包括于计算机(例如,桌上型计算机、膝上型计算机、手持式装置、服务器、Web器具、路由器,等等)、无线通信装置(例如,蜂窝式电话、无绳电话、寻呼机、个人数字助理,等等)、计算机相关外围设备(例如,打印机、扫描仪、监视器, 等等)、娱乐装置(例如,电视、无线电、立体声、磁带播放机、压缩光盘播放机、DVD播放机、磁带录像机、DVD录像机、可携式摄影机、数码相机、MP3(运动图片专家小组音频层3)播放机、视频游戏、手表,等等)及其类似物中。 
图4说明根据本发明的一些实施例的与图3中展示的系统类似的系统400的横截面图。系统400包括具有嵌入于衬底402内的接口芯片150的衬底(其还可称为封装)402、使用焊料球矩阵408附接到衬底402的处理器406、包括具有TWI 412-1、412-2(其连接存储器阵列410-1、410-2、410-3与接口芯片150)的存储器阵列410-1、410-2、410-3的存储器装置410。在一些实施例中,接口芯片150安置于处理器406上,且存储器装置410安置于接口芯片150上。在一些实施例中,封装402可包括电路板403,且接口芯片150安置于电路板403上,且存储器装置410安置于接口芯片150上。 
在一些实施例中,衬底402附接到焊料球矩阵404,所述焊料球矩阵404使系统400能够安装于具有其它装置的电路板上。在一些实施例中,存储器装置410附接到焊料球矩阵414,所述焊料球矩阵414用于将存储器装置410以通信方式耦合到衬底402。 
在一些实施例中,接口芯片150充当互连装置及I/O驱动器。在一些实施例中,接口芯片150包括存在于DRAM裸片内的传统功能块,例如I/O衬垫、延迟锁定回路(DLL)电路及提供读取及写入指针、存储及控制逻辑的先进先出(FIFO)电路。将所属领域的技术人员众所周知的这些功能块从DRAM裸片转移到接口芯片150中可允许DRAM裸片的存储面积增大。 
在一些实施例中,接口芯片150耦合到具有例如图4中展示的TWI等独立互连件的32个不同存储器组(各自具有若干存储器阵列;其它数目的存储器组是可能的)。在一些实施例中,接口芯片150耦合到一组TWI,所述TWI经配置以基于最终用户应用而提供不同类型的互连。在一些实施例中,TWI可经配置以提供独立DRAM裸片群组与接口芯片150之间的连接性。 
在一些实施例中,接口芯片150经配置以在接口芯片150与DRAM裸片之间发射及接收测试模式信号以计算用于每一互连件的最佳时序水平。在一些实施例中,接口芯片150可具有提供外部系统互连的任何数目(例如,8、16、32、64、128,等)的I/O衬垫。在一些实施例中,在接口芯片150与DRAM裸片的I/O端子之间发射及接收测试模式信号,且执行训练算法以计算用于每一输入/输出连接的最佳时序。 
在一些实施例中,接口芯片150经配置以在系统400内执行功率管理,其中接口芯片150在足以防止在接口芯片150与存储器装置410之间的通信中产生错误位的电压下进行操作。 
在一些实施例中,接口芯片150经配置以在存储器装置410与安置于衬底402上的处理器406之间的数据通信期间执行错误检测及/或校正。在一些实施例中,接口芯片150经配置以通过在预先确定以使得在此电压下不产生错误位的某个电压下进行操作而执行系统400的功率管理。 
在一些实施例中,接口芯片150包括诊断及内建式自测试(BIST)模块152。在一些实施例中,BIST模块耦合到耦合于接口芯片150与存储器装置410之间的维护总线154。在一些实施例中,BIST模块经配置以经由维护总线154将从用户接收的命令信号及数据发送到存储器装置410。在一些实施例中,还使用维护总线154来接收诊断测试的结果。在一些实施例中,诊断及BIST模块152产生控制信号且转发用户供应的命令及数据信号以执行用户的命令。举例来说,诊断及BIST模块152可调用模式产生器程序或硬件模块以开始根据用户命令及数据产生测试模式,且还将用户提供的存储器命令转发到定序器156供转译为控制信号,控制信号将被施加到存储器装置410以用于执行存储器装置410的诊断操作。 
图5说明根据本发明的一些实施例的展示于图3中的系统的操作方法500的流程图。在502处,方法500包括在处理器与接口芯片之间发送及接收数据,所述接口芯片包括多路复用器、多路分用器及存储器控制器。在504处,方法500包括使用多个贯穿晶片互连件(TWI)从接口芯片向多个存储器裸片发送及接收数据,所述多个TWI穿过形成于存储器裸片中的多个通路。在506处,方法500包括将数据存储于多个存储器裸片中,其中多个存储器裸片中的每一者包括多个存储器阵列。在一些实施例中,在506处,方法包括将数据存储于DRAM阵列中。在一些实施例中,在506处,方法包括将数据存储于NAND快闪阵列中。在一些实施例中,在506处,方法包括将数据存储于NOR快闪阵列中。 
本文揭示的设备、系统及方法除了与常规设计相比实现较高的存储器阵列密度以外还可在存取存储器阵列时提供增加的速度及处理量。在一些实施例中,因而还减小了DRAM裸片大小。另外,贯穿晶片互连件的使用允许较大数目的互连件横越较短距离,且因此改进由互连件建立的每一连接的速度。此外,本文揭示的设备、系统及方法提供耦合到存储器阵列的能够在具有改进的装填密度的设计中以减少的等待时间处理较多带宽的处理器。 
形成本文的一部分的附图借助于说明而非限制展示其中可实践标的物的特定实施例。充分详细地描述所说明的实施例以使所属领域的技术人员能够实践本文揭示的教示。可使用其它实施例且从其中导出其它实施例,使得可在不脱离本发明的范围的情况 下作出结构及逻辑上的替代及改变。因此,此具体实施方式不应在限制性意义上加以理解,且各种实施例的范围仅由随附权利要求书及所述权利要求书所具有的等效物的完整范围界定。 
发明性标的物的此些实施例可在本文中由术语“发明”个别地或共同地提及,这仅为了方便且不希望自发地将本申请案的范围限于任何单个发明或发明性概念(如果实际上揭示了一个以上发明或发明性概念的话)。因此,尽管本文已说明且描述了特定实施例,但经计划以实现相同目的的任何布置可用以替换所展示的特定实施例。本揭示内容既定涵盖各种实施例的任何及所有改编或变化。所属领域的技术人员在审阅以上描述后将容易明白上述实施例与本文未具体描述的其它实施例的组合。 
提供说明书摘要以遵守37C.F.R.§1.72(b),其需要将允许读者迅速确定技术性揭示内容的性质的摘要。在不将其用于解释或限制权利要求书的范围或意义的理解下提交所述摘要。在前述具体实施方式中,为了简化揭示内容的目的,在单个实施例中将各种特征分组在一起。本发明的方法不应解释为需要比每一权利要求项中所明确叙述多的特征。相反,发明性标的物可具备比单个所揭示实施例的所有特征少的特征。因此,所附权利要求书特此并入到具体实施方式中,其中每一权利要求项独自为单独的实施例。 
结论 
方法、设备及系统已揭示了增大给定水平空间内的存储器容量的存储器装置连接方案。各种实施例包括衬底、安置于衬底上接口芯片、安置于接口芯片上的具有多个存储器阵列的第一存储器裸片,其中第一存储器裸片耦合到多个贯穿晶片互连件(TWI)。各种实施例包括安置于第一存储器裸片上的具有多个存储器阵列的第二存储器裸片,第二存储器裸片包括多个通路,其中多个通路经配置以允许多个TWI穿过第二存储器裸片。第二存储器裸片又可耦合到第二多个TWI,且接口芯片可用于使用第一及第二多个TWI以通信方式耦合第一存储器裸片与第二存储器裸片。 
一个或一个以上实施例提供用于互连存储器装置的改进的机制。此外,本文描述的各种实施例可改进存储器装置内的一些存储器阵列的密度,且因此减小存储器装置的大小。 

Claims (29)

1.一种存储器设备,其包含:
衬底;
接口芯片,其安置于所述衬底上;
具有至少一个DRAM存储器阵列的第一DRAM存储器裸片,其耦合于所述接口芯片上,所述第一DRAM存储器裸片耦合到第一多个贯穿晶片互连件;及
具有至少一个安置于所述接口芯片上的DRAM存储器阵列的第二DRAM存储器裸片,其位于所述接口芯片与所述第一DRAM存储器裸片之间,所述第二DRAM存储器裸片包括第一多个通路,其中所述第一多个通路经配置以允许所述第一多个贯穿晶片互连件穿过所述第二DRAM存储器裸片,所述第二DRAM存储器裸片耦合到第二多个贯穿晶片互连件,其中所述接口芯片使用所述第一及第二多个贯穿晶片互连件以通信方式耦合所述第一DRAM存储器裸片与所述第二DRAM存储器裸片;
具有至少一个快闪存储器阵列的第一快闪存储器裸片,其耦合到所述接口芯片,所述第一快闪存储器裸片耦合到第三多个贯穿晶片互连件;
具有至少一个安置于所述接口芯片上的存储器阵列的第二快闪存储器裸片,其位于所述接口芯片与所述第一快闪存储器裸片之间,所述第二快闪存储器裸片包括第二多个通路,其中所述第二多个通路经配置以允许所述第三多个贯穿晶片互连件穿过所述第二快闪存储器裸片,所述第二快闪存储器裸片耦合到第四多个贯穿晶片互连件,其中所述接口芯片使用所述第三及第四多个贯穿晶片互连件以通信方式耦合所述第一快闪存储器裸片与所述第二快闪存储器裸片。
2.根据权利要求1所述的存储器设备,其中所述接口芯片经配置以提供地址及命令数据以存取所述第一及第二DRAM存储器裸片内的存储器单元。
3.根据权利要求1所述的存储器设备,其中所述接口芯片经配置以执行所述DRAM存储器阵列的定序。
4.根据权利要求1所述的存储器设备,其中所述接口芯片经配置以执行所述存储器设备的功率管理,且其中所述接口芯片在足以排除错误位产生的电压下进行操作。
5.根据权利要求1所述的存储器设备,其中所述接口芯片包含:
输入/输出驱动器电路。
6.根据权利要求1所述的存储器设备,其中所述接口芯片经配置以基于所述第一及第二DRAM存储器裸片中所使用的DRAM存储器阵列的类型而操作刷新方案来控制错误率。
7.根据权利要求1所述的存储器设备,其中所述接口芯片经配置以基于所述第一及第二DRAM存储器裸片的信号特性而操作刷新方案来控制错误率。
8.根据权利要求1所述的存储器设备,其中所述接口芯片是可编程的且经配置以基于放置于其之上的所述第一及第二DRAM存储器裸片的类型而进行操作。
9.根据权利要求1所述的存储器设备,其中所述接口芯片经配置以相对于所述至少一个存储器阵列操作不良单元恢复方案。
10.根据权利要求2所述的存储器设备,其中所述接口芯片经配置以在所述第一及第二DRAM存储器裸片与安置于所述衬底上的处理器之间的数据通信期间执行错误检查及校正(ECC)。
11.根据权利要求1所述的存储器设备,所述接口芯片进一步包含:
诊断模块及内建式自测试(BIST)模块。
12.根据权利要求1所述的存储器设备,所述接口芯片进一步包含:
模式产生器,其经配置以产生用于所述设备的测试及诊断分析的测试模式信号。
13.根据权利要求12所述的存储器设备,其中所述测试模式信号在所述接口芯片与所述DRAM存储器阵列的I/O端子之间发射及接收,且训练算法经执行以计算用于每一输入/输出连接的最佳时序。
14.根据权利要求1所述的存储器设备,其中所述至少一个快闪存储器阵列包含NAND快闪存储器阵列。
15.根据权利要求1所述的存储器设备,其中所述至少一个快闪存储器阵列包含NOR快闪存储器阵列。
16.根据权利要求1所述的存储器设备,其中所述第一及第二多个贯穿晶片互连件在相对于包括所述第二DRAM存储器裸片的平面的垂直方向上延伸穿过所述第二DRAM存储器裸片,以将所述第一DRAM存储器裸片耦合到所述接口芯片。
17.根据权利要求10所述的存储器设备,其中所述接口芯片安置于所述处理器上,且所述处理器包含安置于所述衬底上的多核心处理器。
18.根据权利要求1所述的存储器设备,其中所述第一及第二贯穿晶片互连件形成数据总线的至少一部分,所述数据总线耦合所述第一及第二DRAM存储器裸片中的所述至少一个DRAM存储器阵列与所述接口芯片。
19.根据权利要求1所述的存储器设备,其中所述第一及第二DRAM存储器裸片中的所述至少一个DRAM存储器阵列包括列解码器及行解码器。
20.根据权利要求1所述的存储器设备,其进一步包含连接引脚以耦合所述第二DRAM存储器裸片与所述接口芯片。
21.一种存储器系统,其包含:
第一DRAM存储器裸片,其具有多个存储器阵列,所述第一DRAM存储器裸片耦合到第一多个贯穿晶片互连件;
第二DRAM存储器裸片,其使所述第一DRAM存储器裸片安置于所述第二DRAM存储器裸片上方且具有多个DRAM存储器阵列,所述第二DRAM存储器裸片耦合到第二多个贯穿晶片互连件,所述第二DRAM存储器裸片包括第一多个通路,所述第一多个通路经配置以允许所述第一多个贯穿晶片互连件穿过所述第二DRAM存储器裸片;
第一快闪存储器裸片,其具多个快闪存储器阵列,所述第一快闪存储器裸片耦合到第三多个贯穿晶片互连件;
第二快闪存储器裸片,其具有安置于所述第二快闪存储器裸片上方的第一快闪存储器裸片且具有多个快闪存储器阵列;所述第二快闪存储器裸片耦合到第四多个贯穿晶片互连件,所述第二快闪存储器裸片包括第二多个通路,所述第二多个通路经配置以允许所述第三多个贯穿晶片互连件穿过所述第二快闪存储器裸片;
接口芯片,其使用所述第一及第二多个贯穿晶片互连件而耦合到所述第一DRAM存储器裸片及所述第二DRAM存储器裸片,且使用所述第三和第四多个贯穿晶片互连件耦合到所述第一快闪存储器裸片及第二快闪存储器裸片;所述第一及第二DRAM存储器裸片及所述第一及第二快闪存储器裸片安置于所述接口芯片上;及
处理单元,其以通信方式耦合到所述接口芯片、所述第一DRAM存储器裸片、所述第二DRAM存储器裸片、所述第一快闪存储器裸片,及所述第二快闪存储器裸片。
22.根据权利要求21所述的存储器系统,其中所述多个快闪存储器阵列包括NAND快闪存储器阵列。
23.根据权利要求21所述的存储器系统,其中所述多个快闪存储器阵列包括NOR快闪存储器阵列。
24.根据权利要求21所述的存储器系统,其中所述接口芯片进一步包含多路复用器/多路分用器电路及存储器控制器。
25.根据权利要求24所述的存储器系统,其中所述存储器控制器经配置以控制DRAM存储器阵列。
26.根据权利要求24所述的存储器系统,其中所述存储器控制器经配置以控制快闪存储器阵列。
27.根据权利要求24所述的存储器系统,进一步其中所述处理单元耦合到所述多路复用器/多路分用器电路。
28.根据权利要求21所述的存储器系统,其中所述接口芯片进一步包含通信模块以提供有线及无线通信中的至少一者。
29.根据权利要求21所述的存储器系统,其中所述接口芯片嵌入于衬底内。
CN2008801087255A 2007-08-29 2008-08-28 存储器装置介接设备及系统 Active CN101809738B (zh)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US11/847,113 2007-08-29
US11/847,113 US7623365B2 (en) 2007-08-29 2007-08-29 Memory device interface methods, apparatus, and systems
PCT/US2008/010188 WO2009032153A2 (en) 2007-08-29 2008-08-28 Memory device interface methods, apparatus, and systems

Publications (2)

Publication Number Publication Date
CN101809738A CN101809738A (zh) 2010-08-18
CN101809738B true CN101809738B (zh) 2012-07-04

Family

ID=40344981

Family Applications (1)

Application Number Title Priority Date Filing Date
CN2008801087255A Active CN101809738B (zh) 2007-08-29 2008-08-28 存储器装置介接设备及系统

Country Status (7)

Country Link
US (5) US7623365B2 (zh)
EP (1) EP2195841A2 (zh)
JP (2) JP5354390B2 (zh)
KR (3) KR101382985B1 (zh)
CN (1) CN101809738B (zh)
TW (1) TWI470740B (zh)
WO (1) WO2009032153A2 (zh)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11887969B2 (en) 2008-09-11 2024-01-30 Lodestar Licensing Group, Llc Signal delivery in stacked device

Families Citing this family (102)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2008204581A (ja) * 2007-02-22 2008-09-04 Elpida Memory Inc 不揮発性ram
US7623365B2 (en) 2007-08-29 2009-11-24 Micron Technology, Inc. Memory device interface methods, apparatus, and systems
US8120958B2 (en) * 2007-12-24 2012-02-21 Qimonda Ag Multi-die memory, apparatus and multi-die memory stack
US9229887B2 (en) * 2008-02-19 2016-01-05 Micron Technology, Inc. Memory device with network on chip methods, apparatus, and systems
US7978721B2 (en) 2008-07-02 2011-07-12 Micron Technology Inc. Multi-serial interface stacked-die memory architecture
US8086913B2 (en) * 2008-09-11 2011-12-27 Micron Technology, Inc. Methods, apparatus, and systems to repair memory
US8516343B2 (en) * 2008-11-10 2013-08-20 Fusion-Io, Inc. Apparatus, system, and method for retiring storage regions
US9063874B2 (en) 2008-11-10 2015-06-23 SanDisk Technologies, Inc. Apparatus, system, and method for wear management
US8549092B2 (en) * 2009-02-19 2013-10-01 Micron Technology, Inc. Memory network methods, apparatus, and systems
US7894230B2 (en) 2009-02-24 2011-02-22 Mosaid Technologies Incorporated Stacked semiconductor devices including a master device
US9779057B2 (en) 2009-09-11 2017-10-03 Micron Technology, Inc. Autonomous memory architecture
US8612809B2 (en) 2009-12-31 2013-12-17 Intel Corporation Systems, methods, and apparatuses for stacked memory
KR101843590B1 (ko) * 2010-02-26 2018-03-29 시냅틱스 인코포레이티드 간섭을 회피하기 위해 복조를 변경하는 것
US20110230711A1 (en) * 2010-03-16 2011-09-22 Kano Akihito Endoscopic Surgical Instrument
US9123552B2 (en) * 2010-03-30 2015-09-01 Micron Technology, Inc. Apparatuses enabling concurrent communication between an interface die and a plurality of dice stacks, interleaved conductive paths in stacked devices, and methods for forming and operating the same
US9287239B2 (en) 2010-04-26 2016-03-15 Rambus Inc. Techniques for interconnecting stacked dies using connection sites
US8595429B2 (en) * 2010-08-24 2013-11-26 Qualcomm Incorporated Wide input/output memory with low density, low latency and high density, high latency blocks
US8793419B1 (en) * 2010-11-22 2014-07-29 Sk Hynix Memory Solutions Inc. Interface between multiple controllers
US9213594B2 (en) 2011-01-19 2015-12-15 Intelligent Intellectual Property Holdings 2 Llc Apparatus, system, and method for managing out-of-service conditions
CN102148761B (zh) * 2011-04-11 2013-11-20 北京星网锐捷网络技术有限公司 通信接口芯片、通讯设备及通信接口节能的实现方法
KR101662576B1 (ko) * 2011-12-02 2016-10-05 인텔 코포레이션 오프셋 상호접속들을 제공하는 인터페이스를 갖는 적층형 메모리 및 시스템
JP5846664B2 (ja) 2011-12-28 2016-01-20 インテル・コーポレーション メモリ回路試験エンジン用の汎用アドレススクランブラ
US9239355B1 (en) * 2012-03-06 2016-01-19 Inphi Corporation Memory test sequencer
DE112012006172B4 (de) * 2012-03-30 2020-12-03 Intel Corporation Generischer Adressen-Scrambler für Speicherschaltungs-Testengine
WO2013147844A1 (en) * 2012-03-30 2013-10-03 Intel Corporation Built-in self-test for stacked memory architecture
US9251019B2 (en) 2012-05-29 2016-02-02 SanDisk Technologies, Inc. Apparatus, system and method for managing solid-state retirement
US9697147B2 (en) 2012-08-06 2017-07-04 Advanced Micro Devices, Inc. Stacked memory device with metadata management
KR20140027859A (ko) 2012-08-27 2014-03-07 삼성전자주식회사 호스트 장치 및 이를 포함하는 시스템
JP5968736B2 (ja) 2012-09-14 2016-08-10 ルネサスエレクトロニクス株式会社 半導体装置
US9431064B2 (en) * 2012-11-02 2016-08-30 Taiwan Semiconductor Manufacturing Company, Ltd. Memory circuit and cache circuit configuration
US20140138815A1 (en) * 2012-11-20 2014-05-22 Nvidia Corporation Server processing module
US9065722B2 (en) * 2012-12-23 2015-06-23 Advanced Micro Devices, Inc. Die-stacked device with partitioned multi-hop network
US9190133B2 (en) 2013-03-11 2015-11-17 Micron Technology, Inc. Apparatuses and methods for a memory die architecture including an interface memory
US10089043B2 (en) 2013-03-15 2018-10-02 Micron Technology, Inc. Apparatus and methods for a distributed memory system including memory nodes
US9679615B2 (en) 2013-03-15 2017-06-13 Micron Technology, Inc. Flexible memory system with a controller and a stack of memory
US9286948B2 (en) 2013-07-15 2016-03-15 Advanced Micro Devices, Inc. Query operations for stacked-die memory device
US9779138B2 (en) 2013-08-13 2017-10-03 Micron Technology, Inc. Methods and systems for autonomous memory searching
US9230940B2 (en) * 2013-09-13 2016-01-05 Globalfoundries Inc. Three-dimensional chip stack for self-powered integrated circuit
US10003675B2 (en) 2013-12-02 2018-06-19 Micron Technology, Inc. Packet processor receiving packets containing instructions, data, and starting location and generating packets containing instructions and data
KR102197069B1 (ko) 2014-02-04 2020-12-30 삼성전자 주식회사 이미지 센서 및 이미지 처리 장치
US20150234726A1 (en) * 2014-02-19 2015-08-20 Brian P. Moran Apparatus, system and method to provide platform support for multiple memory technologies
US8947931B1 (en) * 2014-06-13 2015-02-03 Sandisk Technologies Inc. Memory module
US9875185B2 (en) * 2014-07-09 2018-01-23 Intel Corporation Memory sequencing with coherent and non-coherent sub-systems
KR102204391B1 (ko) 2014-08-18 2021-01-18 삼성전자주식회사 공유 가능한 ecc 셀 어레이를 갖는 메모리 장치
TWI556247B (zh) 2014-11-12 2016-11-01 財團法人工業技術研究院 錯誤容忍穿矽孔介面及其控制方法
WO2016103359A1 (ja) 2014-12-24 2016-06-30 ルネサスエレクトロニクス株式会社 半導体装置
KR102336455B1 (ko) 2015-01-22 2021-12-08 삼성전자주식회사 집적 회로 및 집적 회로를 포함하는 스토리지 장치
KR102222445B1 (ko) 2015-01-26 2021-03-04 삼성전자주식회사 선택적으로 동작하는 복수의 디램 장치를 포함하는 메모리 시스템
JP6429647B2 (ja) 2015-01-26 2018-11-28 ルネサスエレクトロニクス株式会社 半導体装置
KR102373543B1 (ko) * 2015-04-08 2022-03-11 삼성전자주식회사 멀티칩 패키지에서 온도 편차를 이용하여 동작 제어하는 방법 및 장치
US9570142B2 (en) 2015-05-18 2017-02-14 Micron Technology, Inc. Apparatus having dice to perorm refresh operations
KR102401109B1 (ko) 2015-06-03 2022-05-23 삼성전자주식회사 반도체 패키지
US10241941B2 (en) 2015-06-29 2019-03-26 Nxp Usa, Inc. Systems and methods for asymmetric memory access to memory banks within integrated circuit systems
CN106711139B (zh) * 2015-11-18 2019-09-17 凌阳科技股份有限公司 多晶胞芯片
KR102451156B1 (ko) 2015-12-09 2022-10-06 삼성전자주식회사 메모리 모듈 내에서 랭크 인터리빙 동작을 갖는 반도체 메모리 장치
US10034407B2 (en) * 2016-07-22 2018-07-24 Intel Corporation Storage sled for a data center
JP6721696B2 (ja) 2016-09-23 2020-07-15 キオクシア株式会社 メモリデバイス
US10381327B2 (en) 2016-10-06 2019-08-13 Sandisk Technologies Llc Non-volatile memory system with wide I/O memory die
US10490251B2 (en) 2017-01-30 2019-11-26 Micron Technology, Inc. Apparatuses and methods for distributing row hammer refresh events across a memory device
US11037817B2 (en) * 2017-03-30 2021-06-15 Intel Corporation Apparatus with multi-wafer based device and method for forming such
US10541010B2 (en) * 2018-03-19 2020-01-21 Micron Technology, Inc. Memory device with configurable input/output interface
KR102457825B1 (ko) 2018-04-10 2022-10-24 에스케이하이닉스 주식회사 반도체시스템
US10998291B2 (en) * 2018-05-07 2021-05-04 Micron Technology, Inc. Channel routing for memory devices
WO2019222960A1 (en) 2018-05-24 2019-11-28 Micron Technology, Inc. Apparatuses and methods for pure-time, self adopt sampling for row hammer refresh sampling
US11152050B2 (en) 2018-06-19 2021-10-19 Micron Technology, Inc. Apparatuses and methods for multiple row hammer refresh address sequences
US10573370B2 (en) 2018-07-02 2020-02-25 Micron Technology, Inc. Apparatus and methods for triggering row hammer address sampling
US10685696B2 (en) 2018-10-31 2020-06-16 Micron Technology, Inc. Apparatuses and methods for access based refresh timing
WO2020117686A1 (en) 2018-12-03 2020-06-11 Micron Technology, Inc. Semiconductor device performing row hammer refresh operation
CN117198356A (zh) 2018-12-21 2023-12-08 美光科技公司 用于目标刷新操作的时序交错的设备和方法
US10957377B2 (en) 2018-12-26 2021-03-23 Micron Technology, Inc. Apparatuses and methods for distributed targeted refresh operations
US10770127B2 (en) 2019-02-06 2020-09-08 Micron Technology, Inc. Apparatuses and methods for managing row access counts
US11615831B2 (en) 2019-02-26 2023-03-28 Micron Technology, Inc. Apparatuses and methods for memory mat refresh sequencing
US11043254B2 (en) 2019-03-19 2021-06-22 Micron Technology, Inc. Semiconductor device having cam that stores address signals
US11227649B2 (en) 2019-04-04 2022-01-18 Micron Technology, Inc. Apparatuses and methods for staggered timing of targeted refresh operations
US11264096B2 (en) 2019-05-14 2022-03-01 Micron Technology, Inc. Apparatuses, systems, and methods for a content addressable memory cell with latch and comparator circuits
US11158364B2 (en) 2019-05-31 2021-10-26 Micron Technology, Inc. Apparatuses and methods for tracking victim rows
US11069393B2 (en) 2019-06-04 2021-07-20 Micron Technology, Inc. Apparatuses and methods for controlling steal rates
US10978132B2 (en) 2019-06-05 2021-04-13 Micron Technology, Inc. Apparatuses and methods for staggered timing of skipped refresh operations
US11158373B2 (en) 2019-06-11 2021-10-26 Micron Technology, Inc. Apparatuses, systems, and methods for determining extremum numerical values
US11139015B2 (en) 2019-07-01 2021-10-05 Micron Technology, Inc. Apparatuses and methods for monitoring word line accesses
US10832792B1 (en) 2019-07-01 2020-11-10 Micron Technology, Inc. Apparatuses and methods for adjusting victim data
US11386946B2 (en) 2019-07-16 2022-07-12 Micron Technology, Inc. Apparatuses and methods for tracking row accesses
US10943636B1 (en) 2019-08-20 2021-03-09 Micron Technology, Inc. Apparatuses and methods for analog row access tracking
US10964378B2 (en) 2019-08-22 2021-03-30 Micron Technology, Inc. Apparatus and method including analog accumulator for determining row access rate and target row address used for refresh operation
US11302374B2 (en) 2019-08-23 2022-04-12 Micron Technology, Inc. Apparatuses and methods for dynamic refresh allocation
US11200942B2 (en) 2019-08-23 2021-12-14 Micron Technology, Inc. Apparatuses and methods for lossy row access counting
US11302377B2 (en) 2019-10-16 2022-04-12 Micron Technology, Inc. Apparatuses and methods for dynamic targeted refresh steals
WO2022015741A1 (en) * 2020-07-14 2022-01-20 Micron Technology, Inc. Multiplexed memory device interface and method
CN112088406B (zh) * 2020-08-06 2023-10-03 长江存储科技有限责任公司 用于三维存储器的多管芯峰值功率管理
US11309010B2 (en) 2020-08-14 2022-04-19 Micron Technology, Inc. Apparatuses, systems, and methods for memory directed access pause
US11380382B2 (en) 2020-08-19 2022-07-05 Micron Technology, Inc. Refresh logic circuit layout having aggressor detector circuit sampling circuit and row hammer refresh control circuit
US11348631B2 (en) 2020-08-19 2022-05-31 Micron Technology, Inc. Apparatuses, systems, and methods for identifying victim rows in a memory device which cannot be simultaneously refreshed
US11222682B1 (en) 2020-08-31 2022-01-11 Micron Technology, Inc. Apparatuses and methods for providing refresh addresses
US11557331B2 (en) 2020-09-23 2023-01-17 Micron Technology, Inc. Apparatuses and methods for controlling refresh operations
US11222686B1 (en) 2020-11-12 2022-01-11 Micron Technology, Inc. Apparatuses and methods for controlling refresh timing
US11462291B2 (en) 2020-11-23 2022-10-04 Micron Technology, Inc. Apparatuses and methods for tracking word line accesses
KR20220083291A (ko) 2020-12-11 2022-06-20 삼성전자주식회사 메모리 시스템 및 상기 메모리 시스템을 포함하는 전자 시스템
US11264079B1 (en) 2020-12-18 2022-03-01 Micron Technology, Inc. Apparatuses and methods for row hammer based cache lockdown
US11482275B2 (en) 2021-01-20 2022-10-25 Micron Technology, Inc. Apparatuses and methods for dynamically allocated aggressor detection
US11600314B2 (en) 2021-03-15 2023-03-07 Micron Technology, Inc. Apparatuses and methods for sketch circuits for refresh binning
US11664063B2 (en) 2021-08-12 2023-05-30 Micron Technology, Inc. Apparatuses and methods for countering memory attacks
US11688451B2 (en) 2021-11-29 2023-06-27 Micron Technology, Inc. Apparatuses, systems, and methods for main sketch and slim sketch circuit for row address tracking

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN1665027A (zh) * 2004-03-01 2005-09-07 株式会社日立制作所 半导体器件
CN1841551A (zh) * 2005-03-30 2006-10-04 尔必达存储器株式会社 具有多个层叠的存储芯片的半导体存储器件
CN101017812A (zh) * 2005-11-02 2007-08-15 索尼株式会社 通信半导体芯片、校准方法和程序

Family Cites Families (55)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH02287847A (ja) 1989-04-28 1990-11-27 Ricoh Co Ltd 電子機器
US5347428A (en) 1992-12-03 1994-09-13 Irvine Sensors Corporation Module comprising IC memory stack dedicated to and structurally combined with an IC microprocessor chip
JP2605968B2 (ja) * 1993-04-06 1997-04-30 日本電気株式会社 半導体集積回路およびその形成方法
DE69426695T2 (de) 1993-04-23 2001-08-09 Irvine Sensors Corp Elektronisches modul mit einem stapel von ic-chips
US5567654A (en) * 1994-09-28 1996-10-22 International Business Machines Corporation Method and workpiece for connecting a thin layer to a monolithic electronic module's surface and associated module packaging
US5731945A (en) 1995-02-22 1998-03-24 International Business Machines Corporation Multichip semiconductor structures with consolidated circuitry and programmable ESD protection for input/output nodes
US6148389A (en) 1997-03-24 2000-11-14 Texas Instruments Incorporated PC circuits, systems and methods
US5815427A (en) 1997-04-02 1998-09-29 Micron Technology, Inc. Modular memory circuit and method for forming same
US7301748B2 (en) 1997-04-08 2007-11-27 Anthony Anthony A Universal energy conditioning interposer with circuit architecture
US6038133A (en) 1997-11-25 2000-03-14 Matsushita Electric Industrial Co., Ltd. Circuit component built-in module and method for producing the same
US5982027A (en) 1997-12-10 1999-11-09 Micron Technology, Inc. Integrated circuit interposer with power and ground planes
US6081463A (en) 1998-02-25 2000-06-27 Micron Technology, Inc. Semiconductor memory remapping
US6600364B1 (en) 1999-01-05 2003-07-29 Intel Corporation Active interposer technology for high performance CMOS packaging application
US6461895B1 (en) 1999-01-05 2002-10-08 Intel Corporation Process for making active interposer for high performance packaging applications
US20030214800A1 (en) 1999-07-15 2003-11-20 Dibene Joseph Ted System and method for processor power delivery and thermal management
US6376909B1 (en) 1999-09-02 2002-04-23 Micron Technology, Inc. Mixed-mode stacked integrated circuit with power supply circuit part of the stack
JP3879816B2 (ja) 2000-06-02 2007-02-14 セイコーエプソン株式会社 半導体装置及びその製造方法、積層型半導体装置、回路基板並びに電子機器
US6320812B1 (en) * 2000-09-20 2001-11-20 Agilent Technologies, Inc. Error catch RAM for memory tester has SDRAM memory sets configurable for size and speed
JP2002170844A (ja) * 2000-12-04 2002-06-14 Oki Electric Ind Co Ltd 半導体装置
JP4722305B2 (ja) * 2001-02-27 2011-07-13 富士通セミコンダクター株式会社 メモリシステム
JP2003060153A (ja) 2001-07-27 2003-02-28 Nokia Corp 半導体パッケージ
US6979904B2 (en) 2002-04-19 2005-12-27 Micron Technology, Inc. Integrated circuit package having reduced interconnects
US6742058B2 (en) 2002-09-27 2004-05-25 Texas Instruments Incorporated Memory controller having a multiplexer selecting either second set of input signals or converted signals from first set of input signals by a bus mode input
JP2004158595A (ja) 2002-11-06 2004-06-03 Sanyo Electric Co Ltd 回路装置、回路モジュールおよび回路装置の製造方法
US6856009B2 (en) 2003-03-11 2005-02-15 Micron Technology, Inc. Techniques for packaging multiple device components
JP4419049B2 (ja) * 2003-04-21 2010-02-24 エルピーダメモリ株式会社 メモリモジュール及びメモリシステム
JP4463503B2 (ja) * 2003-07-15 2010-05-19 株式会社ルネサステクノロジ メモリモジュール及びメモリシステム
JP4205553B2 (ja) * 2003-11-06 2009-01-07 エルピーダメモリ株式会社 メモリモジュール及びメモリシステム
US7145249B2 (en) 2004-03-29 2006-12-05 Intel Corporation Semiconducting device with folded interposer
US7217994B2 (en) 2004-12-01 2007-05-15 Kyocera Wireless Corp. Stack package for high density integrated circuits
US7400047B2 (en) 2004-12-13 2008-07-15 Agere Systems Inc. Integrated circuit with stacked-die configuration utilizing substrate conduction
JP4356683B2 (ja) 2005-01-25 2009-11-04 セイコーエプソン株式会社 デバイス実装構造とデバイス実装方法、液滴吐出ヘッド及びコネクタ並びに半導体装置
JP4747621B2 (ja) * 2005-03-18 2011-08-17 日本電気株式会社 メモリインターフェイス制御回路
US7030317B1 (en) 2005-04-13 2006-04-18 Delphi Technologies, Inc. Electronic assembly with stacked integrated circuit die
JP4423453B2 (ja) * 2005-05-25 2010-03-03 エルピーダメモリ株式会社 半導体記憶装置
GB2441726B (en) * 2005-06-24 2010-08-11 Metaram Inc An integrated memory core and memory interface circuit
US20070013080A1 (en) 2005-06-29 2007-01-18 Intel Corporation Voltage regulators and systems containing same
JP4507101B2 (ja) 2005-06-30 2010-07-21 エルピーダメモリ株式会社 半導体記憶装置及びその製造方法
US7517798B2 (en) 2005-09-01 2009-04-14 Micron Technology, Inc. Methods for forming through-wafer interconnects and structures resulting therefrom
WO2007029253A2 (en) 2005-09-06 2007-03-15 Beyond Blades Ltd. 3-dimensional multi-layered modular computer architecture
US7464225B2 (en) * 2005-09-26 2008-12-09 Rambus Inc. Memory module including a plurality of integrated circuit memory devices and a plurality of buffer devices in a matrix topology
US7564066B2 (en) * 2005-11-09 2009-07-21 Intel Corporation Multi-chip assembly with optically coupled die
US20070126085A1 (en) 2005-12-02 2007-06-07 Nec Electronics Corporation Semiconductor device and method of manufacturing the same
JP2007157226A (ja) 2005-12-02 2007-06-21 Fujitsu Ltd ディスク装置及びデータ読み書き方法
JP4799157B2 (ja) * 2005-12-06 2011-10-26 エルピーダメモリ株式会社 積層型半導体装置
US7279795B2 (en) 2005-12-29 2007-10-09 Intel Corporation Stacked die semiconductor package
JP2007188916A (ja) 2006-01-11 2007-07-26 Renesas Technology Corp 半導体装置
JP4753725B2 (ja) 2006-01-20 2011-08-24 エルピーダメモリ株式会社 積層型半導体装置
JP2008004853A (ja) 2006-06-26 2008-01-10 Hitachi Ltd 積層半導体装置およびモジュール
US20080001271A1 (en) 2006-06-30 2008-01-03 Sony Ericsson Mobile Communications Ab Flipped, stacked-chip IC packaging for high bandwidth data transfer buses
EP4254413A3 (en) * 2006-12-14 2023-12-27 Rambus Inc. Multi-die memory device
US8143719B2 (en) 2007-06-07 2012-03-27 United Test And Assembly Center Ltd. Vented die and package
US7623365B2 (en) * 2007-08-29 2009-11-24 Micron Technology, Inc. Memory device interface methods, apparatus, and systems
US8106520B2 (en) 2008-09-11 2012-01-31 Micron Technology, Inc. Signal delivery in stacked device
US7872936B2 (en) * 2008-09-17 2011-01-18 Qimonda Ag System and method for packaged memory

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN1665027A (zh) * 2004-03-01 2005-09-07 株式会社日立制作所 半导体器件
CN1841551A (zh) * 2005-03-30 2006-10-04 尔必达存储器株式会社 具有多个层叠的存储芯片的半导体存储器件
CN101017812A (zh) * 2005-11-02 2007-08-15 索尼株式会社 通信半导体芯片、校准方法和程序

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
JP平2-287847A 1990.11.27

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11887969B2 (en) 2008-09-11 2024-01-30 Lodestar Licensing Group, Llc Signal delivery in stacked device

Also Published As

Publication number Publication date
WO2009032153A3 (en) 2009-07-09
JP5354390B2 (ja) 2013-11-27
US20090059641A1 (en) 2009-03-05
US20120218803A1 (en) 2012-08-30
KR101382985B1 (ko) 2014-04-08
TWI470740B (zh) 2015-01-21
US9001548B2 (en) 2015-04-07
TW200921852A (en) 2009-05-16
EP2195841A2 (en) 2010-06-16
JP5643884B2 (ja) 2014-12-17
US20140063942A1 (en) 2014-03-06
US8339827B2 (en) 2012-12-25
US7623365B2 (en) 2009-11-24
US20130083585A1 (en) 2013-04-04
KR101460955B1 (ko) 2014-11-13
JP2013242922A (ja) 2013-12-05
WO2009032153A2 (en) 2009-03-12
JP2010538358A (ja) 2010-12-09
KR101460936B1 (ko) 2014-11-12
US8593849B2 (en) 2013-11-26
CN101809738A (zh) 2010-08-18
KR20140100554A (ko) 2014-08-14
KR20140018383A (ko) 2014-02-12
US8174859B2 (en) 2012-05-08
US20100061134A1 (en) 2010-03-11
KR20100058605A (ko) 2010-06-03

Similar Documents

Publication Publication Date Title
CN101809738B (zh) 存储器装置介接设备及系统
CN101946245A (zh) 存储器装置与芯片上网络方法、设备及系统
TWI508086B (zh) 用於記憶體電路測試引擎的同屬位址拌碼器
CN104205234B (zh) 用于存储器电路测试引擎的通用数据加扰器
US20140351653A1 (en) Memory card test interface
CN107257998A (zh) 具有裸片以执行刷新操作的设备
US20070263425A1 (en) Memory arrangement
US10692583B2 (en) Multi-channel package, and test apparatus and test method of testing the same
CN106571353A (zh) 半导体装置和焊盘布置
US6594167B1 (en) Semiconductor integrated circuit having a structure for equalizing interconnection lengths and memory module provided with the semiconductor integrated circuit
JP2003051545A (ja) 半導体メモリチップとそれを用いた半導体メモリ装置
US8705262B1 (en) Stacked memory device for a configurable bandwidth memory interface
US7814239B2 (en) Memory devices implementing clock mirroring scheme and related memory systems and clock mirroring methods
US20150380062A1 (en) Memory module and video camera
KR102577263B1 (ko) 반도체 장치
JP2005339604A (ja) 半導体記憶装置
JP2009188350A (ja) 電子装置、再生用基板、半導体装置、及び再生用基板のパッドの配置方法
CN116644702A (zh) 粗粒度可重构阵列三维集成电路的容错芯片叠层结构、控制方法及三维集成电路
CN116013387A (zh) 可重构智能存储芯片

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
C14 Grant of patent or utility model
GR01 Patent grant