ATE128291T1 - Programmierbare logische schaltung mit konfigurierbarer freigabe des ausgangs. - Google Patents

Programmierbare logische schaltung mit konfigurierbarer freigabe des ausgangs.

Info

Publication number
ATE128291T1
ATE128291T1 AT91101263T AT91101263T ATE128291T1 AT E128291 T1 ATE128291 T1 AT E128291T1 AT 91101263 T AT91101263 T AT 91101263T AT 91101263 T AT91101263 T AT 91101263T AT E128291 T1 ATE128291 T1 AT E128291T1
Authority
AT
Austria
Prior art keywords
registers
programmable
input
output
buried
Prior art date
Application number
AT91101263T
Other languages
English (en)
Inventor
Om P Agrawal
Kapil Shankar
Fares Mubarak
Original Assignee
Advanced Micro Devices Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Advanced Micro Devices Inc filed Critical Advanced Micro Devices Inc
Application granted granted Critical
Publication of ATE128291T1 publication Critical patent/ATE128291T1/de

Links

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/3185Reconfiguring for testing, e.g. LSSD, partitioning
    • G01R31/318516Test of programmable logic devices [PLDs]
    • G01R31/318519Test of field programmable gate arrays [FPGA]
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/3185Reconfiguring for testing, e.g. LSSD, partitioning
    • G01R31/318516Test of programmable logic devices [PLDs]
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/3185Reconfiguring for testing, e.g. LSSD, partitioning
    • G01R31/318533Reconfiguring for testing, e.g. LSSD, partitioning using scanning techniques, e.g. LSSD, Boundary Scan, JTAG
    • G01R31/318572Input/Output interfaces
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/173Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
    • H03K19/1733Controllable logic circuits
    • H03K19/1735Controllable logic circuits by wiring, e.g. uncommitted logic arrays
    • H03K19/1736Controllable logic circuits by wiring, e.g. uncommitted logic arrays in which the wiring can be modified
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/173Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
    • H03K19/177Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form
    • H03K19/17704Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form the logic functions being realised by the interconnection of rows and columns
    • H03K19/17708Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form the logic functions being realised by the interconnection of rows and columns using an AND matrix followed by an OR matrix, i.e. programmable logic arrays
    • H03K19/17716Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form the logic functions being realised by the interconnection of rows and columns using an AND matrix followed by an OR matrix, i.e. programmable logic arrays with synchronous operation, i.e. using clock signals, e.g. of I/O or coupling register
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/173Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
    • H03K19/177Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form
    • H03K19/17736Structural details of routing resources
    • H03K19/17744Structural details of routing resources for input/output signals

Landscapes

  • Physics & Mathematics (AREA)
  • Engineering & Computer Science (AREA)
  • General Engineering & Computer Science (AREA)
  • Mathematical Physics (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Computing Systems (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Logic Circuits (AREA)
AT91101263T 1985-12-06 1986-11-28 Programmierbare logische schaltung mit konfigurierbarer freigabe des ausgangs. ATE128291T1 (de)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US80615885A 1985-12-06 1985-12-06

Publications (1)

Publication Number Publication Date
ATE128291T1 true ATE128291T1 (de) 1995-10-15

Family

ID=25193456

Family Applications (2)

Application Number Title Priority Date Filing Date
AT91101263T ATE128291T1 (de) 1985-12-06 1986-11-28 Programmierbare logische schaltung mit konfigurierbarer freigabe des ausgangs.
AT86309319T ATE74243T1 (de) 1985-12-06 1986-11-28 Programmierbare logische vorrichtung.

Family Applications After (1)

Application Number Title Priority Date Filing Date
AT86309319T ATE74243T1 (de) 1985-12-06 1986-11-28 Programmierbare logische vorrichtung.

Country Status (4)

Country Link
EP (3) EP0426655A3 (de)
JP (3) JP2562586B2 (de)
AT (2) ATE128291T1 (de)
DE (2) DE3684573D1 (de)

Families Citing this family (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2548301B2 (ja) * 1988-05-25 1996-10-30 富士通株式会社 プログラマブル論理回路装置
US5479649A (en) * 1992-05-01 1995-12-26 Advanced Micro Devices, Inc. Method and apparatus for forming a logical combination of signals from diagnostic nodes in an IC chip for passive observation at a dedicated diagnostic pin
US5553070A (en) * 1994-09-13 1996-09-03 Riley; Robert E. Data link module for time division multiplexing control systems
US6034540A (en) 1997-04-08 2000-03-07 Altera Corporation Programmable logic integrated circuit architecture incorporating a lonely register
US5986465A (en) * 1996-04-09 1999-11-16 Altera Corporation Programmable logic integrated circuit architecture incorporating a global shareable expander
US6107822A (en) 1996-04-09 2000-08-22 Altera Corporation Logic element for a programmable logic integrated circuit
JP4206203B2 (ja) * 1999-03-04 2009-01-07 アルテラ コーポレイション プログラマブルロジック集積回路デバイスの相互接続ならびに入力/出力リソース
US7076663B2 (en) * 2001-11-06 2006-07-11 International Business Machines Corporation Integrated system security method
CN104678284B (zh) * 2013-12-03 2017-11-14 北京中电华大电子设计有限责任公司 一种提高芯片健壮性的新型测试控制电路和方法
CN117318734B (zh) * 2023-11-27 2024-02-02 芯来智融半导体科技(上海)有限公司 芯片信号发射电路及方法

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5483341A (en) * 1977-12-15 1979-07-03 Nec Corp Digital integrated circuit
JPS56153839A (en) * 1980-04-30 1981-11-28 Nec Corp Pla logical operation circuit
JPS5945722A (ja) * 1982-09-09 1984-03-14 Matsushita Electric Ind Co Ltd プログラマブルロジツクアレイ
US4771285A (en) * 1985-11-05 1988-09-13 Advanced Micro Devices, Inc. Programmable logic cell with flexible clocking and flexible feedback
JPH0573294A (ja) * 1991-09-17 1993-03-26 Mitsubishi Electric Corp マイクロプロセツサ

Also Published As

Publication number Publication date
EP0227329B1 (de) 1992-03-25
JPH08256053A (ja) 1996-10-01
ATE74243T1 (de) 1992-04-15
EP0428503A3 (en) 1991-08-14
EP0227329A2 (de) 1987-07-01
JP2933206B2 (ja) 1999-08-09
DE3650401D1 (de) 1995-10-26
JP2933207B2 (ja) 1999-08-09
EP0426655A2 (de) 1991-05-08
JPS62144416A (ja) 1987-06-27
DE3650401T2 (de) 1996-05-15
EP0428503B1 (de) 1995-09-20
EP0426655A3 (de) 1991-07-03
JPH08256052A (ja) 1996-10-01
EP0428503A2 (de) 1991-05-22
DE3684573D1 (de) 1992-04-30
EP0227329A3 (en) 1989-01-25
JP2562586B2 (ja) 1996-12-11

Similar Documents

Publication Publication Date Title
ATE56825T1 (de) Schaltungsanordnung fuer einen integrierten schaltkreis mit eingebauter selbsttestkonfiguration.
DE69713784T2 (de) Rekonfigurierbares rechnersystem
ATE84165T1 (de) Logische schaltung mit zusammengeschalteten mehrtorflip-flops.
KR920022673A (ko) 스위치 매트릭스에 의해 상호 연결되는 프로그래머블 로직블록
ATE128291T1 (de) Programmierbare logische schaltung mit konfigurierbarer freigabe des ausgangs.
ATE104454T1 (de) Programmierbares logisches geraet.
KR960015205A (ko) 외부 핀신호를 다중화하는 장치를 포함하는 집적 프로세서
US4071902A (en) Reduced overhead for clock testing in a level system scan design (LSSD) system
EP0178163B1 (de) Digitale Speicheranordnung mit doppeltem Zugriff
ATE136177T1 (de) Programmierbares logisches feld
DE3881222D1 (de) Halbleiterspeicher mit wahlfreiem zugriff ueber zwei getrennte ein/ausgaenge.
US4722070A (en) Multiple oscillation switching circuit
JPS5714922A (en) Storage device
KR930003928B1 (ko) 프로그래머블 로직 소자의 입력회로
US3790959A (en) Capacitive read only memory
SU617846A1 (ru) Делитель частоты на шесть
JPS57106238A (en) Semiconductor logical integrated circuit device
SU482899A1 (ru) Делитель на 5
SU1676096A1 (ru) Делитель частоты
JPS54122944A (en) Logic circuit
JPS55147833A (en) Logical integrated circuit easy to check
JPS56121121A (en) Clock distribution system
JPS56168270A (en) Logical device
GB1412046A (en) Series-parallel shift register memory
LAVIRON Time expander(Time expansion device for photomultiplier circuit for high pulse frequency using recording system, readout, thin film memory and simulation unit)