WO2005106978A1 - 発光装置およびその製造方法 - Google Patents
発光装置およびその製造方法 Download PDFInfo
- Publication number
- WO2005106978A1 WO2005106978A1 PCT/JP2005/008027 JP2005008027W WO2005106978A1 WO 2005106978 A1 WO2005106978 A1 WO 2005106978A1 JP 2005008027 W JP2005008027 W JP 2005008027W WO 2005106978 A1 WO2005106978 A1 WO 2005106978A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- light emitting
- semiconductor
- phosphor layer
- semiconductor light
- emitting device
- Prior art date
Links
- 238000004519 manufacturing process Methods 0.000 title claims description 23
- 238000000034 method Methods 0.000 title claims description 20
- 239000004065 semiconductor Substances 0.000 claims abstract description 235
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 claims abstract description 169
- 239000000758 substrate Substances 0.000 claims abstract description 71
- 230000000712 assembly Effects 0.000 claims abstract description 25
- 238000000429 assembly Methods 0.000 claims abstract description 25
- 239000010410 layer Substances 0.000 description 164
- 229910052710 silicon Inorganic materials 0.000 description 22
- 239000010703 silicon Substances 0.000 description 22
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 21
- 239000011347 resin Substances 0.000 description 17
- 229920005989 resin Polymers 0.000 description 17
- 238000012986 modification Methods 0.000 description 13
- 230000004048 modification Effects 0.000 description 13
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 11
- 239000002131 composite material Substances 0.000 description 11
- 238000006243 chemical reaction Methods 0.000 description 7
- 238000012546 transfer Methods 0.000 description 7
- 229910052782 aluminium Inorganic materials 0.000 description 6
- 229910052751 metal Inorganic materials 0.000 description 5
- 239000002184 metal Substances 0.000 description 5
- 238000007650 screen-printing Methods 0.000 description 5
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 4
- 239000003822 epoxy resin Substances 0.000 description 4
- 238000000227 grinding Methods 0.000 description 4
- 238000005286 illumination Methods 0.000 description 4
- 229920000647 polyepoxide Polymers 0.000 description 4
- 230000000295 complement effect Effects 0.000 description 3
- 238000007789 sealing Methods 0.000 description 3
- 239000000126 substance Substances 0.000 description 3
- 239000004925 Acrylic resin Substances 0.000 description 2
- 229920000178 Acrylic resin Polymers 0.000 description 2
- 239000000919 ceramic Substances 0.000 description 2
- 238000000605 extraction Methods 0.000 description 2
- 229910052733 gallium Inorganic materials 0.000 description 2
- 239000000463 material Substances 0.000 description 2
- 238000005259 measurement Methods 0.000 description 2
- 238000000206 photolithography Methods 0.000 description 2
- 229910052594 sapphire Inorganic materials 0.000 description 2
- 239000010980 sapphire Substances 0.000 description 2
- 239000004593 Epoxy Substances 0.000 description 1
- 235000013405 beer Nutrition 0.000 description 1
- 230000005540 biological transmission Effects 0.000 description 1
- 239000003086 colorant Substances 0.000 description 1
- 150000001875 compounds Chemical class 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- 230000018109 developmental process Effects 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000011049 filling Methods 0.000 description 1
- 239000007850 fluorescent dye Substances 0.000 description 1
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 1
- 239000010931 gold Substances 0.000 description 1
- 229910052737 gold Inorganic materials 0.000 description 1
- 238000013007 heat curing Methods 0.000 description 1
- 238000010030 laminating Methods 0.000 description 1
- 239000004973 liquid crystal related substance Substances 0.000 description 1
- 238000002156 mixing Methods 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 239000000049 pigment Substances 0.000 description 1
- 230000007261 regionalization Effects 0.000 description 1
- 150000003376 silicon Chemical class 0.000 description 1
- 239000002356 single layer Substances 0.000 description 1
- 230000009974 thixotropic effect Effects 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L33/00—Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
- H01L33/48—Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor body packages
- H01L33/50—Wavelength conversion elements
- H01L33/505—Wavelength conversion elements characterised by the shape, e.g. plate or foil
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/075—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L33/00
- H01L25/0753—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L33/00 the devices being arranged next to each other
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/05568—Disposition the whole external layer protruding from the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05573—Single external layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
- H01L2224/061—Disposition
- H01L2224/06102—Disposition the bonding areas being at different heights
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16135—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/16145—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/17—Structure, shape, material or disposition of the bump connectors after the connecting process of a plurality of bump connectors
- H01L2224/1701—Structure
- H01L2224/1703—Bump connectors having different sizes, e.g. different diameters, heights or widths
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L24/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/102—Material of the semiconductor or solid state bodies
- H01L2924/1025—Semiconducting materials
- H01L2924/10251—Elemental semiconductors, i.e. Group IV
- H01L2924/10253—Silicon [Si]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2933/00—Details relating to devices covered by the group H01L33/00 but not provided for in its subgroups
- H01L2933/0008—Processes
- H01L2933/0025—Processes relating to coatings
Definitions
- the present invention relates to a light emitting device including a plurality of semiconductor light emitting elements in which at least a part of a light emitting surface is covered with a phosphor layer, and a substrate, and a method of manufacturing the same.
- the conventional light emitting device has a plurality of semiconductor light emitting elements mounted on a substrate, and the semiconductor light emitting element is covered with a resin containing a fluorescent substance.
- a conventional light emitting device the one described in Patent Document 1 is known.
- FIG. 1 shows a conventional light emitting device, where (a) is a perspective view and (b) is a partially enlarged sectional view.
- the conventional light emitting device 30 includes a substrate 31, a plurality of semiconductor light emitting devices 32 flip-chip mounted on the substrate 31, and a semiconductor light emitting device disposed on the substrate 31.
- a reflection frame 33 having an opening 32 and a resin layer 35 which covers the reflection frame 33 and is formed with a lens portion 34 having a convex shape in the light emitting direction of the semiconductor light emitting device 32.
- the substrate 31 is provided with a wiring pattern 36, and is connected to the semiconductor light emitting device 32 through bump electrodes 37 which are convex electrodes formed on the semiconductor light emitting device 32. ing.
- the semiconductor light emitting element 32 is covered with a phosphor layer 38 formed of a resin containing a phosphor.
- a phosphor layer 38 formed of a resin containing a phosphor.
- the light emitting device emits white light by using the phosphor layer 38 containing a phosphor having a complementary relationship with blue.
- the phosphor layer 38 is formed by screen printing after flip-chip mounting of the semiconductor light emitting device 32 on the substrate 31.
- the light emitting device 30 is excited by the phosphor and emits white light.
- Patent Document 1 Japanese Patent Application Laid-Open No. 2002-29969 Disclosure of the invention
- the thickness of the phosphor layer 38 varies. Due to this variation, the portion where the phosphor layer 38 is thickened has a higher degree of wavelength conversion by the phosphor than the portion where the phosphor layer 38 is thin, so that the yellow-green light emission becomes stronger, and as a result It becomes light emission.
- the light emitting device has a variation in chromaticity.
- the semiconductor light emitting device 32 itself originally has a difference in chromaticity characteristics, so that differences in the chromaticity characteristics due to variations in emission wavelength occur in the conventional light emitting device. Since the semiconductor light emitting element 32 is mounted on the substrate 31 and the force also forms the phosphor layer 38, the chromaticity can not be measured unless the product is completed and the force is not. For example, when the semiconductor light emitting element 32 whose chromaticity characteristic is largely out of the desired value as a result of the measurement of color degree is present, the bump electrode 37 is joined to the substrate 31 when the semiconductor light emitting element 32 is removed. It will remain as it is. Since a new semiconductor light emitting element 32 can not be mounted again on the substrate 31 in such a state, it can not be used for products.
- the present invention provides a light emitting device capable of suppressing chromaticity variation even if a plurality of semiconductor light emitting elements coated in a phosphor layer to be subjected to wavelength conversion by a phosphor are used, and a method of manufacturing the same.
- the purpose is
- a light emitting device is a light emitting device comprising a plurality of semiconductor light emitting elements in which at least a part of a light emitting surface is covered with a phosphor layer, and a substrate, wherein the semiconductor light emitting elements are The structure is mounted on the substrate via one or more submount elements.
- the semiconductor light emitting element is mounted on the substrate as a semiconductor assembly mounted on the submount element.
- the phosphor layer is formed with at least one inclined surface connecting the upper surface and the side surface of the phosphor layer, and the inclined surface and the semiconductor light emission.
- the shortest distance to the device is approximately equal to the thickness of the phosphor layer.
- at least one of the side surfaces of the phosphor layer is an inclined surface, and a shortest distance between the inclined surface and the semiconductor light emitting element The distance is substantially equal to the thickness of the phosphor layer.
- the semiconductor assembly has a positional relationship between a semiconductor light emitting element and a wire connection region of the submount element on which the semiconductor light emitting element is mounted.
- the configuration is different from that of other semiconductor assemblies disposed adjacent to each other in a column or row.
- a method of manufacturing a light emitting device is a method of manufacturing a light emitting device comprising a plurality of semiconductor light emitting elements in which at least a part of a light emitting surface is covered with a phosphor layer, and a substrate. And a step of mounting a device on a submount device, a step of forming a phosphor layer to cover the semiconductor light emitting device to form a semiconductor assembly, and measuring chromaticity characteristics of the semiconductor assembly to obtain a predetermined chromaticity. Selecting the semiconductor assembly having the characteristics; and mounting the selected plurality of semiconductor assemblies on a substrate.
- each semiconductor assembly is used as the semiconductor light emitting element;
- the semiconductor light emitting device is characterized in that the positional relationship with the wire connection region of the submount device on which the semiconductor light emitting device is mounted is different from other semiconductor assemblies disposed adjacent to the column or row.
- the light emitting device can measure the chromaticity characteristics of the semiconductor assembly before mounting on the substrate by mounting the semiconductor light emitting device on the substrate as the semiconductor assembly mounting the sub mounting device. . Therefore, even if a plurality of semiconductor light emitting devices are used, the semiconductor light emitting devices having the same chromaticity characteristics are mounted before the semiconductor assembly is mounted on the substrate. It is possible to prepare a semiconductor assembly having the above-mentioned structure, and to obtain a light emitting device in which the variation in chromaticity is suppressed.
- the inclined surface connecting the upper surface and the side surface of the phosphor layer is formed on the phosphor layer covering the light emitting surface of the semiconductor light emitting device, or the light emitting surface of the semiconductor light emitting device is covered.
- the side surface of the phosphor layer is inclined, the distance of the light of the semiconductor light emitting element passing through the phosphor layer can be made substantially uniform, so that a semiconductor assembly with a small difference in chromaticity characteristics can be obtained. .
- FIG. 1 shows a conventional light emitting device, where (a) is a perspective view and (b) is a partially enlarged sectional view
- FIG. 2 A perspective view of a light-emitting device according to Embodiment 1 of the present invention
- FIG. 3 Partially enlarged cross-sectional view of the light emitting device
- FIG. 4 is a view for explaining the configuration of a semiconductor assembly used in the light emitting device according to Embodiment 1 of the present invention, in which (a) is a partially broken side view and (b) is a plan view.
- a phosphor layer according to modification 1 (a) is a plan view, and (b) is a front view
- FIG. 6 A phosphor layer according to modification 2, wherein (a) is a plan view and (b) is a front view
- FIG. 7 A phosphor layer according to a third modification, wherein (a) is a plan view and (b) is a front view
- FIG. 8 A phosphor layer according to modification 4; (a) is a plan view, (b) is a front view
- FIG. 9 A schematic view showing a method of manufacturing the semiconductor assembly shown in FIG.
- FIG. 10 A schematic view showing a method of manufacturing the semiconductor assembly shown in FIG.
- FIG. 11 A schematic view showing a method of manufacturing the semiconductor assembly shown in FIG.
- FIG. 12 A schematic view showing a process of forming an inclined surface in a phosphor layer before dividing into individual semiconductor assemblies.
- FIG. 13 A schematic view showing a process of manufacturing a light emitting device by mounting the divided semiconductor assembly on a substrate
- FIG. 14 A plan view of a light emitting device according to Embodiment 2 of the present invention
- the semiconductor light emitting element is a submount element.
- the present invention is characterized in that it is mounted on a substrate as a semiconductor assembly mounted thereon, and the chromaticity characteristics of the semiconductor assembly can be measured before mounting on the substrate. Therefore, even in a light emitting device using a plurality of semiconductor light emitting elements, it is possible to prepare a semiconductor assembly mounted with a semiconductor light emitting element having the same chromaticity characteristics before mounting the semiconductor assembly on the substrate. Therefore, a light emitting device in which the variation in chromaticity is suppressed can be obtained.
- the semiconductor light emitting device is characterized in that the shortest distance between the inclined surface and the semiconductor light emitting device is approximately equal to the thickness of the phosphor layer, and the light emitted from the semiconductor light emitting device passes through the phosphor layer. Since the ridge line portion on the top surface of the phosphor layer which is the longest distance is the inclined surface, light emitted from the semiconductor light emitting element can be passed through the phosphor layer which is substantially the same distance. Accordingly, the degree of wavelength conversion by the phosphor can be made substantially the same on the side surface and the top surface on which the sloped surface is formed, so that a semiconductor assembly having excellent azimuthal chromaticity characteristics can be obtained.
- the phosphor layer can be easily formed by grinding or the like by forming the inclined surface, it is possible to obtain a semiconductor assembly having a shape with high mass productivity.
- the semiconductor light emitting elements are mounted on the submount elements. A step of forming a phosphor layer so as to cover the semiconductor light emitting element to form a semiconductor assembly; and measuring the chromaticity characteristics of the semiconductor assembly to select the semiconductor assembly having a predetermined chromaticity characteristic.
- FIG. 2 is a perspective view of a light emitting device according to the first embodiment of the present invention.
- FIG. 3 is a partial enlarged cross-sectional view of the light emitting device.
- the lighting device 20 includes a substrate 21, a plurality of semiconductor assemblies 22 mounted on the substrate 21, and a reflection frame 23 opened at a position where the semiconductor assembly 22 is disposed on the substrate 21. And a resin layer 25 which covers the reflection frame 23 and has a lens portion 24 formed in a convex shape in the light emitting direction of the semiconductor assembly 22.
- the light emission direction of the semiconductor assembly 22 indicated by the arrow X shown in FIG. 3, that is, the plane orthogonal to the surface on which the semiconductor assembly 22 of the substrate 21 is mounted is The direction from the point 21 to the lens portion 24 is upward, the direction opposite to the direction indicated by the arrow X is downward, and the direction orthogonal to the direction indicated by the arrow X is called side.
- the substrate 21 is composed of aluminum 21a and alumina composite layer 21b.
- the thickness of aluminum 21 a is 1 mm.
- the alumina composite layer 21b is configured to cover the aluminum 21a.
- the alumina composite layer 21b is composed of alumina and resin, and in the present embodiment, the alumina composite layer 21b has a two-layer structure.
- Alumina composite The wiring pattern 26a is formed on the first layer of the layer 21b, and the second layer of the alumina composite layer 21b is formed on the wiring pattern 26a.
- a wiring pattern 26b is formed on the surface of the second layer of the alumina composite layer 21b.
- the wiring pattern 26a and the wiring pattern 26b are electrically connected by the via 26c formed in the second layer of the alumina composite layer 21b.
- the wiring pattern 26 when the wiring pattern 26 is simply referred to, it means the whole of the wiring pattern 26a, the wiring pattern 26b and the via 26c.
- the thickness of each of the alumina composite layers 21b is 0.1 mm.
- the substrate may be made of a single layer or multilayer ceramic.
- the substrate 21 connects the semiconductor assembly 22 by Ag paste.
- the semiconductor assembly 22 is electrically connected to the wiring pattern 26 formed on the substrate 21 by a wire 27.
- the wire 27 is also configured with gold.
- the reflective frame 23 is made of metal, and the horizontal direction (side direction) emitted from the semiconductor assembly 22 is
- the reflection frame 23 is made of aluminum or ceramic.
- FIG. 4 is a view for explaining the configuration of a semiconductor assembly used in the lighting apparatus according to Embodiment 1 of the present invention, in which (a) is a partially broken side view and (b) is a plan view.
- the semiconductor assembly 22 used in the lighting apparatus according to the first embodiment of the present invention includes the submount 1, the semiconductor light emitting device 2 mounted thereon, and the entire semiconductor light emitting device 2. It is comprised from the fluorescent substance layer 3 containing the stopped fluorescent substance.
- the semiconductor light emitting device 2 is mounted on the substrate 21 via the submount device 1 by mounting the semiconductor device assembly 22 on the substrate 21.
- the submount element 1 uses an n-type silicon substrate la, and this silicon substrate la is partially formed on the mounting surface side (upper surface side) of the semiconductor light emitting element 2 as shown in FIG. 4 (a).
- the P-type semiconductor region lb is designated only for the portion to be exposed.
- an n-electrode lc is formed on the bottom surface of the silicon substrate la, and an n-side electrode Id bonded to the n-type semiconductor layer of the silicon substrate la is provided on the mounting surface of the semiconductor light emitting element 2.
- Form the p-side electrode le in the part included in doing.
- the semiconductor light emitting element 2 is a high-brightness blue light emitting LED using a GaN-based compound semiconductor.
- the semiconductor light emitting element 2 is obtained by laminating, for example, an n-type layer of GaN, an active layer of InGaN, and a p-type layer of GaN on the surface of a substrate 2a made of sapphire. Then, as is conventionally known, a part of the p-type layer is etched to expose the n-type layer, and the n-side electrode 2c is formed on the surface of the exposed n-type layer. The p-side electrode 2d is formed, and the n-side and p-side electrodes 2c and 2d are joined to the p-side electrode le and the n-side electrode Id by bump electrodes 2e and 2f, respectively.
- the n electrode 1 c of the submount element 1 is conductively mounted, for example, on the wiring pattern of the printed circuit board. It may be an assembly in which a wire is bonded between the p electrode 1 e in a region away from the layer 3 and the wiring pattern.
- an element for electrostatic protection using a zener diode can be used as a submount element.
- a plurality of semiconductor light emitting elements 2 can be mounted on the submount element.
- the phosphor layer 3 is made of epoxy resin, which is used in the field of conventional power LED lamps, as a material mixed with a phosphor.
- the phosphor mixed in the epoxy resin may be a fluorescent dye, a fluorescent pigment, a phosphor, etc. if it has a complementary color relationship with blue, which is the light emission color of the light emitting element 3, when converted to white light emission.
- the semiconductor light emitting element 2 has a square planar shape as shown in FIG. 4 (b), and is between the p-type layer and the n-type layer shown by the broken line in FIG. 4 (a). Light is emitted from the active layer 2b. Since the light emitted from the active layer 2b is transmitted through the transparent sapphire substrate 2a, the upper surface of the substrate 2a is the main light extraction surface in FIG. 4 (a).
- light from the active layer 2b is directed toward the side of the substrate 2a and the surface (downside) of the submount 1 only in the direction of transmission through the substrate 2a, and light from the side is emitted directly from the phosphor layer 3
- the light emission component emitted and directed to the surface is reflected by the n-side and p-side electrodes Id and le having metallic gloss. Therefore, light from the semiconductor light emitting element 2 is emitted from the main light extraction surface.
- the light emission intensity is maximized, since the length of one side of the square shape of the semiconductor light emitting element 2 itself is as small as about 350 m, it may be said that light is uniformly emitted from the entire semiconductor light emitting element 2. .
- the longest distance through the phosphor layer 3 is due to the fact that the inclined surface is formed on the phosphor layer and the upper surface of the phosphor layer is assumed to be weak.
- the light is emitted toward the direction of passing each side (hereinafter, the direction of passing each side of the virtual upper surface). Therefore, as shown in FIGS.
- the inclined surface 4 connecting the upper surface and the side surface of the phosphor layer 3 for sealing the semiconductor light emitting device 2
- wavelength conversion of the light emitted from the semiconductor light emitting device 2 by the phosphor is performed.
- the distance for light to pass through the phosphor layer is substantially uniformed. Therefore, on the side where the inclined surface 4 is formed, light emitted from the phosphor layer 3 can be obtained as white light.
- FIG. 5 is a phosphor layer according to the first modification, in which (a) is a plan view and (b) is a front view.
- an inclined surface 4a connecting the top surface and the side surface of the phosphor layer 3a is formed on all four sides of the top surface.
- the shortest distance between the inclined surface 4a and the semiconductor light emitting element 2 is approximately equal to the distance to the top surface of the light emitting surface of the semiconductor light emitting element 2 (the thickness of the phosphor layer 3a).
- the distance L4 of the light emitted from the semiconductor light emitting element 2 in the direction of passing each side of the virtual upper surface through the phosphor layer 3a, and the light traveling toward the upper surface or the side surface of the phosphor layer 3a can be approximately the same.
- FIG. 6 is a phosphor layer according to Modification 2, where (a) is a plan view and (b) is a front view.
- an inclined surface 4b connecting the top surface and the side surface of the phosphor layer 3b is formed on all four sides of the top surface.
- the inclined surface 5b which connects adjacent inclined surfaces 4b is formed in all the boundaries of adjacent inclined surfaces 4b.
- the shortest distance between the inclined surface 4b and the inclined surface 5b and the semiconductor light emitting element 2 is approximately equal to the distance from the light emitting surface of the semiconductor light emitting element 2 to the upper surface of the phosphor layer 3b (thickness of the phosphor layer 3b). .
- the distance through layer 3b can be approximately the same.
- the distance L5 of the light emitted toward the light passing through the phosphor layer 3b can be made substantially the same as the distance of the light passing through the phosphor layer 3b toward the upper surface or the side surface of the phosphor layer 3b.
- At least one of the side surfaces may be an inclined surface.
- modifications 3 and 4 of the phosphor layer 3 in which the side surfaces are inclined surfaces will be described.
- FIG. 7 is a phosphor layer according to Modification 3, where (a) is a plan view and (b) is a front view. Deformation In the phosphor layer 3c according to Example 3, all the side surfaces are inclined surfaces 4c. The shortest distance between the inclined surface 4c and the semiconductor light emitting element 2 is approximately equal to the distance from the light emitting surface of the semiconductor light emitting element 2 to the upper surface of the phosphor layer 3c (the thickness of the phosphor layer 3c).
- FIG. 8 is a phosphor layer according to Modification 4, where (a) is a plan view and (b) is a front view.
- the phosphor layer 3d according to the second modification all the side surfaces are inclined surfaces 4d.
- the inclined surface 5d connecting the adjacent inclined surfaces 4d is formed at all boundaries between the adjacent inclined surfaces 4d.
- the shortest distance between the inclined surface 4d and the inclined surface 5d and the semiconductor light emitting element 2 is approximately equal to the distance to the upper surface of the phosphor layer 3d (the thickness of the phosphor layer 3d) of the semiconductor light emitting element 2 as well.
- the distance through the phosphor layer 3d becomes the longest, that is, passes each corner of the virtual upper surface.
- the distance L7 for the light emitted toward the direction to pass through the phosphor layer 3d can also be made substantially the same as the distance for the light traveling to the upper surface of the phosphor layer 3d to pass through the phosphor layer 3d.
- FIG. 9 to 11 are schematic views showing a method of manufacturing the semiconductor assembly shown in FIG.
- FIG. 12 is a schematic view showing a process of forming a slope on the phosphor layer before dividing it into individual semiconductor assemblies.
- FIG. 13 is a schematic view showing a process of mounting the divided semiconductor assembly on a substrate to manufacture a light emitting device.
- FIG. 9 is a photolithographic method using a silicon wafer 10 with the p-type semiconductor region lb shown in FIG. 4 and a pattern of n-electrode lc, n-side electrode Id and p-side electrode le. First, prepare wafer 10.
- the semiconductor light emitting element 2 in which bump electrodes 2e and 2f are formed on the n-side and p-side electrodes 2c and 2d, respectively, is mounted according to the pattern of the n-side electrode Id and p-side electrode le, as shown in FIG.
- This phosphor paste 11 is, for example, (Y, Gd), (Al, Ga) O: Ce, etc., which are exemplified above for UV curable resins such as acrylic resin.
- FIG. 10 uses screen printing, and the steps up to mounting of the semiconductor light emitting element 2 on the silicon wafer 10 are the same as in the example of FIG.
- a metal mask 13 manufactured in advance is placed on the silicon wafer 10 (FIGS. 10 (a) to 10 (b)), and the phosphor paste 14 is screen-printed.
- Apply This phosphor base 14 is obtained by mixing a phosphor and a thixotropic material with a resin such as epoxy resin which is not UV curable.
- the metal mask 13 is removed and heat curing is performed to form the phosphor layer 3 in which the light emitting element 3 is sealed on the surface of the silicon wafer 10 (FIG. 10 (c)) .
- FIG. 11 illustrates the transfer method, in which a phosphor paste 16 is applied in advance on the surface of a transfer plate 15, and the silicon wafer 10 on which the semiconductor light emitting element 2 is mounted is held upside down. ( Figure ll (a)).
- the silicon wafer 10 is placed on the transfer plate 15 so that the semiconductor light emitting element 2 is immersed in the phosphor paste 16 (FIG. 11 (b)), and then the silicon wafer 10 is pulled up as shown in FIG.
- the semiconductor light emitting device 2 is sealed with the phosphor paste 16 as shown in FIG.
- the phosphor paste 16 is obtained by adding a phosphor to a resin as in the previous example, but in the case of production by a transfer method, the phosphor paste 16
- the resin used in the present invention is not limited to acrylic resin and epoxy resin, and may be another resin.
- the semiconductor assembly in the stage before being divided individually can be obtained by using a photolithography method, a screen printing method, a transfer method or the like.
- FIG. 12 is a schematic view illustrating a process of dividing into individual semiconductor assemblies by dicing.
- FIG. 12 (a) is an enlarged view of one semiconductor assembly before dicing obtained by the manufacturing method of FIGS.
- a cutting point C indicated by a dotted line in FIG. 12 (a) is a boundary between adjacent semiconductor components.
- a cut is made so that the position shown by the cut point C with the adjacent semiconductor assembly is not abutted to the silicon wafer 10 by the blade 28. Since the grinding surface of blade 28 is inclined to the vertical direction (the upper surface of silicon wafer 10 and the grinding surface intersect at 60 °), it is necessary to cut blade 28 into phosphor layer 3 only.
- the inclined surface 4 can be easily formed on the side surface of the phosphor layer 3.
- the silicon wafer 10 at the position of the cutting point C is cut by a dicer 29.
- individual semiconductor assemblies 22 are fabricated.
- the inclined surface 4 was formed only at one place, it is easily inclined to the other places by cutting and grinding with the blade 28 while changing the direction of the blade 28 or the direction of the silicon wafer 10. It can form a face.
- inclined surfaces 4a and 4c are formed at four places, and further, the phosphor layer 3b shown in FIG.
- the inclined surfaces 5b and 5d can be further formed at four boundaries between the inclined surfaces 4b and 4d.
- the phosphor layer 3 is formed to have a quadrangular prism shape, other polygonal prismatic phosphor layers may be similarly cut into the blade in the upper surface similarly.
- the inclined surface connecting the upper surface and the side surface can be formed.
- the side surface of the phosphor layer 3 can be made to be an inclined surface by deepening the cut of the blade 28 or by inclining the side wall of the opening 13a of the metal mask 13 shown in FIG.
- the light emitting element emitting blue light is changed to white light.
- the emission of each of the ultraviolet ray and the red and green light emitting elements is changed to various emission colors according to the characteristics of the phosphor. It can also be configured.
- the emission chromaticity point (X, y) in the CIE chromaticity diagram which is the chromaticity characteristic of the semiconductor assembly 22 subjected to the process shown in FIG. 12, is measured with a chromaticity measuring machine.
- the semiconductor assembly 22 in which the chromaticity characteristic is in a predetermined numerical range is mounted on the substrate 21 on which the wiring pattern 26 is formed.
- the mounted semiconductor assembly 22 and the wiring pattern 26 are conductively connected by the wire 27 (FIG. 13 (a)).
- the reflection frame 23 is attached to the substrate 21 on which the semiconductor assembly 22 is mounted so that the position of the semiconductor assembly 22 and the position of the opening of the reflection frame 23 coincide with each other.
- this attachment is not shown, a screw is inserted into a through hole formed in the reflection frame 23 and screwed to the substrate 21 (FIG. 13 (b)).
- the substrate 21 is clamped with a mold in which a recess is formed so as to have the shape of the lens portion 24.
- a translucent resin is injected into the mold to form a resin layer 25 having a lens portion 24 formed thereon (FIG. 13 (c)).
- the resin layer is epoxy.
- the lighting apparatus according to Embodiment 1 of the present invention can be manufactured.
- FIG. 14 is a plan view of a light emitting device according to Embodiment 2 of the present invention.
- the arrangement of the semiconductor assembly 22 of the lighting device shown in FIG. 2 includes a semiconductor light emitting element and a wire connection region of a submount element on which the semiconductor light emitting element is mounted. It is characterized in that its positional relationship is different from that of other semiconductor assemblies disposed adjacent to the columns or rows.
- FIG. 14 parts that are the same as ones in FIG. 2 are given the same reference numerals, and descriptions thereof will be omitted.
- the illumination device 40 includes a substrate 21, a plurality of semiconductor assemblies 22 mounted on the substrate 21, a reflection frame 23 having an opening at a position where the semiconductor assembly 22 is disposed on the substrate 21, and a reflection frame 23. And the resin layer 25 on which the lens portion 24 having a convex shape is formed in the light emitting direction of the semiconductor assembly 22.
- the semiconductor assembly 22 is formed by flip-chip mounting the semiconductor light emitting element 2 on the p-side electrode le and the n-side electrode Id formed on the submount 1. .
- This semiconductor assembly 22 mounts the semiconductor assembly 22 on the wiring pattern 26 as shown in FIG. 3 with the n electrode lc of the submount element 1 as a force sword and the p side electrode le as an anode.
- the anode is electrically connected to the wiring pattern 26 by the wire 27.
- the p side electrode is wide. Since the semiconductor light emitting element 2 is formed, the semiconductor light emitting element 2 is mounted at a position deviated from the center of the submount element 1.
- the phosphor paste is subjected to photolithography, screen printing, transfer, or the like to form the semiconductor light emitting element 2 that is the source of the phosphor layer 3.
- a layer to overturn is formed.
- the dicer 29 is used to The silicon wafer 10 is cut along with the end to form the submount element 1 into individual semiconductor assemblies.
- the phosphor layer 3 and the silicon wafer 10 are cut by the dicer 29, in order to secure a distance between the semiconductor light emitting element 2, the light emitting surface of the semiconductor light emitting element 2 to the surface of the phosphor layer 3
- the thickness of the side that is to be cut by the dicer may be thicker to the side facing the wire connection area opposite to that side.
- the fact that the thickness of the phosphor layer 3 is thick means that the degree of wavelength conversion by the phosphor is high.
- the thick surface is supposed to emit white light but has a yellowish color. It becomes a light emission. This means that a difference in chromaticity characteristics occurs between the thick portion and the thin portion of the phosphor layer 3.
- the positional relationship between the semiconductor light emitting element 2 and the wire connection region is as shown in FIG. 13 for such a semiconductor assembly having different thicknesses from the semiconductor light emitting element 2 to the surface of the phosphor layer 3.
- the difference in chromaticity characteristics of the light emission from each of the semiconductor assemblies becomes streaky and appears as stripes. .
- the semiconductor assembly of the illumination device 40 includes a semiconductor light emitting element 2 and a submount element 1 on which the semiconductor light emitting element 2 is mounted.
- the position relationship with the wire connection area If (area occupied by le) is different from that of the other semiconductor assemblies disposed adjacent to the column or the row.
- the positional relationship between the semiconductor light emitting element 2 and the wire connection area If of the submount element 1 alternates by 90 ° with another semiconductor assembly arranged adjacent to the semiconductor assembly in columns or rows.
- the force is disposed such that the positional relationship between the submount element 1 and the wire connection area If changes alternately by 90 °.
- the shape of the phosphor layer 3 according to the second embodiment may be a shape such as the phosphor layers 3a, 3b, 3c and 3d shown in FIGS.
- the present invention can suppress variation in chromaticity, and therefore, a light emitting device including a plurality of semiconductor light emitting elements in which at least a part of the light emitting surface is covered with a phosphor layer, and a substrate, and a manufacturing method thereof It is suitable.
- the light emitting device according to the present invention can be used for indoor lighting devices, outdoor lighting devices, desk lighting, portable lighting, camera strobe lighting, display light sources, liquid crystal screen backlights, image reading lighting, etc. It can be widely applied.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Led Device Packages (AREA)
Abstract
Description
Claims
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/587,807 US20080164482A1 (en) | 2004-04-28 | 2005-04-27 | Light-Emitting Device and Method for Manufacturing Same |
JP2006512816A JPWO2005106978A1 (ja) | 2004-04-28 | 2005-04-27 | 発光装置およびその製造方法 |
EP05736735A EP1753035A4 (en) | 2004-04-28 | 2005-04-27 | LIGHT EMITTING DEVICE AND METHOD OF MANUFACTURING THE SAME |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2004-133131 | 2004-04-28 | ||
JP2004133131 | 2004-04-28 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2005106978A1 true WO2005106978A1 (ja) | 2005-11-10 |
Family
ID=35241950
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2005/008027 WO2005106978A1 (ja) | 2004-04-28 | 2005-04-27 | 発光装置およびその製造方法 |
Country Status (7)
Country | Link |
---|---|
US (1) | US20080164482A1 (ja) |
EP (1) | EP1753035A4 (ja) |
JP (1) | JPWO2005106978A1 (ja) |
KR (1) | KR20070012501A (ja) |
CN (1) | CN100440555C (ja) |
TW (1) | TW200540364A (ja) |
WO (1) | WO2005106978A1 (ja) |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2007022741A1 (de) * | 2005-08-26 | 2007-03-01 | Osram Opto Semiconductors Gmbh | Verfahren zum herstellen eines lumineszenzdiodenchips und lumineszenzdiodenchip |
JP2007134722A (ja) * | 2005-11-10 | 2007-05-31 | Samsung Electronics Co Ltd | 高輝度発光ダイオード及びこれを利用した液晶表示装置 |
JP2007273887A (ja) * | 2006-03-31 | 2007-10-18 | Sanyo Electric Co Ltd | 照明装置及びその製造方法 |
JP2009094199A (ja) * | 2007-10-05 | 2009-04-30 | Sharp Corp | 発光装置、面光源、表示装置と、その製造方法 |
US8097896B2 (en) * | 2006-12-21 | 2012-01-17 | Lg Electronics Inc. | Light emitting device package and method for manufacturing the same |
JP2022110108A (ja) * | 2017-10-26 | 2022-07-28 | 晶元光電股▲ふん▼有限公司 | 発光装置 |
Families Citing this family (25)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8999736B2 (en) * | 2003-07-04 | 2015-04-07 | Epistar Corporation | Optoelectronic system |
JP5004410B2 (ja) * | 2004-04-26 | 2012-08-22 | Towa株式会社 | 光素子の樹脂封止成形方法および樹脂封止成形装置 |
JP5128047B2 (ja) * | 2004-10-07 | 2013-01-23 | Towa株式会社 | 光デバイス及び光デバイスの生産方法 |
US7985357B2 (en) | 2005-07-12 | 2011-07-26 | Towa Corporation | Method of resin-sealing and molding an optical device |
KR100789951B1 (ko) * | 2006-06-09 | 2008-01-03 | 엘지전자 주식회사 | 발광 유닛 제작 장치 및 방법 |
JP5158472B2 (ja) | 2007-05-24 | 2013-03-06 | スタンレー電気株式会社 | 半導体発光装置 |
DE102008014927A1 (de) | 2008-02-22 | 2009-08-27 | Osram Opto Semiconductors Gmbh | Verfahren zur Herstellung einer Mehrzahl von strahlungsemittierenden Bauelementen und strahlungsemittierendes Bauelement |
JP5176750B2 (ja) * | 2008-07-24 | 2013-04-03 | ソニー株式会社 | 発光素子組立体、面状光源装置、及び、液晶表示装置組立体 |
US8563963B2 (en) * | 2009-02-06 | 2013-10-22 | Evergrand Holdings Limited | Light-emitting diode die packages and methods for producing same |
TW201037803A (en) * | 2009-04-13 | 2010-10-16 | High Conduction Scient Co Ltd | Multi-layer packaging substrate, method for making the packaging substrate, and package structure of light-emitting semiconductor |
EP2472613B1 (en) * | 2009-08-27 | 2018-11-28 | Kyocera Corporation | Light-emitting device |
JP5421799B2 (ja) * | 2010-01-18 | 2014-02-19 | パナソニック株式会社 | Ledユニット |
US20110309393A1 (en) * | 2010-06-21 | 2011-12-22 | Micron Technology, Inc. | Packaged leds with phosphor films, and associated systems and methods |
JP5566785B2 (ja) * | 2010-06-22 | 2014-08-06 | 日東電工株式会社 | 複合シート |
US8349628B2 (en) * | 2011-03-22 | 2013-01-08 | Tsmc Solid State Lighting Ltd. | Methods of fabricating light emitting diode devices |
US20140008685A1 (en) * | 2011-03-25 | 2014-01-09 | Koninklijke Philips N.V. | Patterned uv sensitive silicone-phosphor layer over leds |
USD700584S1 (en) * | 2011-07-06 | 2014-03-04 | Cree, Inc. | LED component |
KR101823684B1 (ko) | 2011-07-18 | 2018-01-30 | 엘지이노텍 주식회사 | 표시장치 |
KR101823930B1 (ko) * | 2011-08-29 | 2018-01-31 | 삼성전자주식회사 | 발광소자 패키지 어레이 및 발광소자 패키지 제조 방법 |
WO2013085731A2 (en) * | 2011-12-06 | 2013-06-13 | Cooledge Lighting, Inc. | Formation of uniform phosphor regions for broad-area lighting systems |
JP5837456B2 (ja) * | 2012-05-28 | 2015-12-24 | 株式会社東芝 | 半導体発光装置及び発光モジュール |
JP5927056B2 (ja) | 2012-06-14 | 2016-05-25 | ルネサスエレクトロニクス株式会社 | 半導体装置 |
CN102795005B (zh) * | 2012-07-09 | 2015-12-02 | 厦门飞德利照明科技有限公司 | 一种led模组的荧光粉丝网印刷工艺 |
KR102231580B1 (ko) | 2014-02-14 | 2021-03-24 | 엘지이노텍 주식회사 | 광변환기판 및 이를 포함하는 발광패키지, 차량용 램프 |
WO2019151826A1 (ko) * | 2018-02-05 | 2019-08-08 | 엘지이노텍 주식회사 | 반도체 소자 패키지 및 이를 포함하는 발광장치 |
Citations (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2000031548A (ja) * | 1998-07-09 | 2000-01-28 | Stanley Electric Co Ltd | 面実装型発光ダイオードおよびその製造方法 |
JP2000512806A (ja) * | 1996-06-26 | 2000-09-26 | シーメンス アクチエンゲゼルシヤフト | 蛍燐光体変換―エレメント付き半導体発光素子 |
JP2002133925A (ja) * | 2000-10-25 | 2002-05-10 | Sanken Electric Co Ltd | 蛍光カバー及び半導体発光装置 |
JP2002158377A (ja) * | 2000-11-22 | 2002-05-31 | Matsushita Electric Ind Co Ltd | 半導体発光素子の製造方法及び半導体発光素子 |
JP2002270905A (ja) * | 2001-03-14 | 2002-09-20 | Matsushita Electric Ind Co Ltd | 複合発光素子 |
JP2002374004A (ja) * | 2001-06-14 | 2002-12-26 | Nitto Kogaku Kk | Ledアレイパネルおよび照明装置 |
WO2003021691A1 (en) * | 2001-09-03 | 2003-03-13 | Matsushita Electric Industrial Co., Ltd. | Semiconductor light emitting device, light emitting apparatus and production method for semiconductor light emitting device |
JP2003152227A (ja) * | 2001-11-14 | 2003-05-23 | Citizen Electronics Co Ltd | Ledの色補正手段および色補正方法 |
JP2003249692A (ja) * | 2002-02-25 | 2003-09-05 | Stanley Electric Co Ltd | 半導体発光装置 |
JP2004088003A (ja) * | 2002-08-29 | 2004-03-18 | Citizen Electronics Co Ltd | 発光ダイオードおよびその製造方法 |
Family Cites Families (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE19638667C2 (de) * | 1996-09-20 | 2001-05-17 | Osram Opto Semiconductors Gmbh | Mischfarbiges Licht abstrahlendes Halbleiterbauelement mit Lumineszenzkonversionselement |
US6613247B1 (en) * | 1996-09-20 | 2003-09-02 | Osram Opto Semiconductors Gmbh | Wavelength-converting casting composition and white light-emitting semiconductor component |
JP2000208822A (ja) * | 1999-01-11 | 2000-07-28 | Matsushita Electronics Industry Corp | 半導体発光装置 |
TW459403B (en) * | 2000-07-28 | 2001-10-11 | Lee Jeong Hoon | White light-emitting diode |
JP3725413B2 (ja) * | 2000-10-06 | 2005-12-14 | 松下電器産業株式会社 | 半導体発光装置 |
JP2002299694A (ja) * | 2001-03-29 | 2002-10-11 | Mitsubishi Electric Lighting Corp | 照明用led光源デバイス及び照明器具 |
JP2003015227A (ja) * | 2001-06-29 | 2003-01-15 | Sharp Corp | レンチキュラ−レンズシート |
CN2489347Y (zh) * | 2001-07-10 | 2002-05-01 | 鸿富锦精密工业(深圳)有限公司 | 光源封装 |
KR20050034936A (ko) * | 2003-10-10 | 2005-04-15 | 삼성전기주식회사 | 형광체를 이용한 파장변환형 발광 다이오드 패키지 및제조방법 |
-
2005
- 2005-04-27 CN CNB2005800138307A patent/CN100440555C/zh not_active Expired - Fee Related
- 2005-04-27 KR KR1020067024253A patent/KR20070012501A/ko not_active Application Discontinuation
- 2005-04-27 US US11/587,807 patent/US20080164482A1/en not_active Abandoned
- 2005-04-27 EP EP05736735A patent/EP1753035A4/en not_active Withdrawn
- 2005-04-27 WO PCT/JP2005/008027 patent/WO2005106978A1/ja active Application Filing
- 2005-04-27 JP JP2006512816A patent/JPWO2005106978A1/ja active Pending
- 2005-04-28 TW TW094113678A patent/TW200540364A/zh unknown
Patent Citations (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2000512806A (ja) * | 1996-06-26 | 2000-09-26 | シーメンス アクチエンゲゼルシヤフト | 蛍燐光体変換―エレメント付き半導体発光素子 |
JP2000031548A (ja) * | 1998-07-09 | 2000-01-28 | Stanley Electric Co Ltd | 面実装型発光ダイオードおよびその製造方法 |
JP2002133925A (ja) * | 2000-10-25 | 2002-05-10 | Sanken Electric Co Ltd | 蛍光カバー及び半導体発光装置 |
JP2002158377A (ja) * | 2000-11-22 | 2002-05-31 | Matsushita Electric Ind Co Ltd | 半導体発光素子の製造方法及び半導体発光素子 |
JP2002270905A (ja) * | 2001-03-14 | 2002-09-20 | Matsushita Electric Ind Co Ltd | 複合発光素子 |
JP2002374004A (ja) * | 2001-06-14 | 2002-12-26 | Nitto Kogaku Kk | Ledアレイパネルおよび照明装置 |
WO2003021691A1 (en) * | 2001-09-03 | 2003-03-13 | Matsushita Electric Industrial Co., Ltd. | Semiconductor light emitting device, light emitting apparatus and production method for semiconductor light emitting device |
JP2003152227A (ja) * | 2001-11-14 | 2003-05-23 | Citizen Electronics Co Ltd | Ledの色補正手段および色補正方法 |
JP2003249692A (ja) * | 2002-02-25 | 2003-09-05 | Stanley Electric Co Ltd | 半導体発光装置 |
JP2004088003A (ja) * | 2002-08-29 | 2004-03-18 | Citizen Electronics Co Ltd | 発光ダイオードおよびその製造方法 |
Non-Patent Citations (1)
Title |
---|
See also references of EP1753035A4 * |
Cited By (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2007022741A1 (de) * | 2005-08-26 | 2007-03-01 | Osram Opto Semiconductors Gmbh | Verfahren zum herstellen eines lumineszenzdiodenchips und lumineszenzdiodenchip |
US7906352B2 (en) | 2005-08-26 | 2011-03-15 | Osram Opto Semiconductors Gmbh | Chip and method for producing a chip |
JP2007134722A (ja) * | 2005-11-10 | 2007-05-31 | Samsung Electronics Co Ltd | 高輝度発光ダイオード及びこれを利用した液晶表示装置 |
US7868332B2 (en) * | 2005-11-10 | 2011-01-11 | Samsung Electronics Co., Ltd. | High luminance light emitting diode and liquid crystal display device using the same |
JP2007273887A (ja) * | 2006-03-31 | 2007-10-18 | Sanyo Electric Co Ltd | 照明装置及びその製造方法 |
US8097896B2 (en) * | 2006-12-21 | 2012-01-17 | Lg Electronics Inc. | Light emitting device package and method for manufacturing the same |
US8546838B2 (en) | 2006-12-21 | 2013-10-01 | Lg Electronics Inc. | Light emitting device package and method for manufacturing the same |
JP2009094199A (ja) * | 2007-10-05 | 2009-04-30 | Sharp Corp | 発光装置、面光源、表示装置と、その製造方法 |
JP2022110108A (ja) * | 2017-10-26 | 2022-07-28 | 晶元光電股▲ふん▼有限公司 | 発光装置 |
JP7418496B2 (ja) | 2017-10-26 | 2024-01-19 | 晶元光電股▲ふん▼有限公司 | 発光装置 |
Also Published As
Publication number | Publication date |
---|---|
EP1753035A1 (en) | 2007-02-14 |
JPWO2005106978A1 (ja) | 2007-12-27 |
CN1950956A (zh) | 2007-04-18 |
CN100440555C (zh) | 2008-12-03 |
US20080164482A1 (en) | 2008-07-10 |
EP1753035A4 (en) | 2011-12-21 |
TW200540364A (en) | 2005-12-16 |
KR20070012501A (ko) | 2007-01-25 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
WO2005106978A1 (ja) | 発光装置およびその製造方法 | |
EP3174110B1 (en) | Light emitting device | |
US10141491B2 (en) | Method of manufacturing light emitting device | |
US9231023B2 (en) | Light-emitting device having a plurality of concentric light transmitting areas | |
US7855501B2 (en) | LED with phosphor layer having different thickness or different phosphor concentration | |
US8013515B2 (en) | Light-emitting module, and display unit and lighting unit using the same | |
JP3486345B2 (ja) | 半導体発光装置 | |
US8410502B2 (en) | Light-emitting device, planar light source including the light-emitting device, and liquid crystal display device including the planar light source | |
KR101241528B1 (ko) | 발광 장치 | |
JP2004356116A (ja) | 発光ダイオード | |
CN105378952A (zh) | 发光器件封装件及其制造方法以及包含该发光器件封装件的车灯和背光单元 | |
US20170336035A1 (en) | Light-emitting display and method for forming the same | |
JP3725413B2 (ja) | 半導体発光装置 | |
EP2525419A2 (en) | Light emitting device package and manufacturing method thereof | |
US20130285087A1 (en) | Light emitting device and manufacturing method thereof | |
JP2005311395A (ja) | 半導体発光装置の製造方法 | |
JP2008288412A (ja) | Led発光装置 | |
JP2002335015A (ja) | 半導体発光素子 | |
US10468390B2 (en) | Light emitting device and method of manufacturing the same | |
JP2004087935A (ja) | 半導体発光装置 | |
JP2006059851A (ja) | 半導体発光装置、それを用いた照明装置およびその製造方法 | |
JP2007324630A (ja) | 半導体発光装置 | |
CN107534076B (zh) | Led封装体、发光装置以及led封装体的制造方法 | |
TWI811723B (zh) | 發光元件封裝結構及其製造方法 | |
JP7161132B2 (ja) | 発光装置の製造方法及び発光装置 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KM KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NA NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SM SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): GM KE LS MW MZ NA SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LT LU MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 2006512816 Country of ref document: JP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 200580013830.7 Country of ref document: CN |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
WWW | Wipo information: withdrawn in national office |
Country of ref document: DE |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1020067024253 Country of ref document: KR |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2005736735 Country of ref document: EP |
|
WWP | Wipo information: published in national office |
Ref document number: 1020067024253 Country of ref document: KR |
|
WWP | Wipo information: published in national office |
Ref document number: 2005736735 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 11587807 Country of ref document: US |