TWI733941B - 導線架及其製造方法暨製造電子構件裝置之方法 - Google Patents
導線架及其製造方法暨製造電子構件裝置之方法 Download PDFInfo
- Publication number
- TWI733941B TWI733941B TW106139334A TW106139334A TWI733941B TW I733941 B TWI733941 B TW I733941B TW 106139334 A TW106139334 A TW 106139334A TW 106139334 A TW106139334 A TW 106139334A TW I733941 B TWI733941 B TW I733941B
- Authority
- TW
- Taiwan
- Prior art keywords
- electrode
- lead frame
- plating layer
- metal plating
- coupling portion
- Prior art date
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49541—Geometry of the lead-frame
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49503—Lead-frames or other flat leads characterised by the die pad
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
- H01L21/4814—Conductive parts
- H01L21/4821—Flat leads, e.g. lead frames with or without insulating supports
- H01L21/4825—Connection or disconnection of other leads to or from flat leads, e.g. wires, bumps, other flat leads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
- H01L21/4814—Conductive parts
- H01L21/4821—Flat leads, e.g. lead frames with or without insulating supports
- H01L21/4828—Etching
- H01L21/4832—Etching a temporary substrate after encapsulation process to form leads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49517—Additional leads
- H01L23/4952—Additional leads the additional leads being a bump or a wire
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49517—Additional leads
- H01L23/49527—Additional leads the additional leads being a multilayer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49575—Assemblies of semiconductor devices on lead frames
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49579—Lead-frames or other flat leads characterised by the materials of the lead frames or layers thereon
- H01L23/49582—Metallic layers on lead frames
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16245—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48245—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
- H01L2224/48247—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
- H01L2224/92—Specific sequence of method steps
- H01L2224/922—Connecting different surfaces of the semiconductor or solid-state body with connectors of different types
- H01L2224/9222—Sequential connecting processes
- H01L2224/92242—Sequential connecting processes the first connecting process involving a layer connector
- H01L2224/92247—Sequential connecting processes the first connecting process involving a layer connector the second connecting process involving a wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
- H01L2924/1815—Shape
- H01L2924/1816—Exposing the passive side of the semiconductor or solid-state body
- H01L2924/18161—Exposing the passive side of the semiconductor or solid-state body of a flip chip
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Lead Frames For Integrated Circuits (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2016-222098 | 2016-11-15 | ||
| JP2016222098A JP6761738B2 (ja) | 2016-11-15 | 2016-11-15 | リードフレーム及びその製造方法、電子部品装置の製造方法 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| TW201830626A TW201830626A (zh) | 2018-08-16 |
| TWI733941B true TWI733941B (zh) | 2021-07-21 |
Family
ID=62106703
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| TW106139334A TWI733941B (zh) | 2016-11-15 | 2017-11-14 | 導線架及其製造方法暨製造電子構件裝置之方法 |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US20180138107A1 (enExample) |
| JP (1) | JP6761738B2 (enExample) |
| CN (1) | CN108074903B (enExample) |
| TW (1) | TWI733941B (enExample) |
Families Citing this family (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20200035614A1 (en) * | 2018-07-30 | 2020-01-30 | Powertech Technology Inc. | Package structure and manufacturing method thereof |
| JP7319808B2 (ja) | 2019-03-29 | 2023-08-02 | ローム株式会社 | 半導体装置および半導体パッケージ |
| US11562948B2 (en) | 2019-11-04 | 2023-01-24 | Mediatek Inc. | Semiconductor package having step cut sawn into molding compound along perimeter of the semiconductor package |
| JP2022041152A (ja) * | 2020-08-31 | 2022-03-11 | ソニーセミコンダクタソリューションズ株式会社 | 半導体装置の製造方法、半導体装置、および電子機器 |
Citations (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20060097366A1 (en) * | 2003-07-19 | 2006-05-11 | Ns Electronics Bangkok (1993) Ltd. | Semiconductor package including leadframe roughened with chemical etchant to prevent separation between leadframe and molding compound |
| WO2006115267A1 (ja) * | 2005-04-26 | 2006-11-02 | Dai Nippon Printing Co., Ltd. | 回路部材、回路部材の製造方法、半導体装置、及び回路部材表面の積層構造 |
| WO2007061112A1 (ja) * | 2005-11-28 | 2007-05-31 | Dai Nippon Printing Co., Ltd. | 回路部材、回路部材の製造方法、及び、回路部材を含む半導体装置 |
| US20090230525A1 (en) * | 2008-03-14 | 2009-09-17 | Pao-Huei Chang Chien | Advanced quad flat no lead chip package having marking and corner lead features and manufacturing methods thereof |
| US20100258920A1 (en) * | 2009-04-10 | 2010-10-14 | Advanced Semiconductor Engineering, Inc. | Manufacturing method of advanced quad flat non-leaded package |
| JP2011029335A (ja) * | 2009-07-23 | 2011-02-10 | Mitsui High Tec Inc | リードフレーム及びリードフレームの製造方法とこれを用いた半導体装置の製造方法 |
| US20120074548A1 (en) * | 2010-09-24 | 2012-03-29 | Zigmund Ramirez Camacho | Integrated circuit packaging system with interlock and method of manufacture thereof |
| WO2016031482A1 (ja) * | 2014-08-26 | 2016-03-03 | Shマテリアル株式会社 | リードフレーム及びその製造方法 |
Family Cites Families (15)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6342730B1 (en) * | 2000-01-28 | 2002-01-29 | Advanced Semiconductor Engineering, Inc. | Low-pin-count chip package and manufacturing method thereof |
| KR100373460B1 (ko) * | 2001-02-08 | 2003-02-25 | 신무환 | 고효율 SiC 소자제작을 위한 건식식각 공정 |
| TW574753B (en) * | 2001-04-13 | 2004-02-01 | Sony Corp | Manufacturing method of thin film apparatus and semiconductor device |
| US7060535B1 (en) * | 2003-10-29 | 2006-06-13 | Ns Electronics Bangkok (1993) Ltd. | Flat no-lead semiconductor die package including stud terminals |
| US7807498B2 (en) * | 2007-07-31 | 2010-10-05 | Seiko Epson Corporation | Substrate, substrate fabrication, semiconductor device, and semiconductor device fabrication |
| WO2009084597A1 (ja) * | 2007-12-28 | 2009-07-09 | Mitsui High-Tec, Inc. | 半導体装置の製造方法及び半導体装置、半導体装置の中間製品の製造方法及び半導体装置の中間製品、並びにリードフレーム |
| WO2010036051A2 (en) * | 2008-09-25 | 2010-04-01 | Lg Innotek Co., Ltd. | Structure and manufacture method for multi-row lead frame and semiconductor package |
| WO2010052973A1 (ja) * | 2008-11-05 | 2010-05-14 | 株式会社三井ハイテック | 半導体装置及びその製造方法 |
| JP5195647B2 (ja) * | 2009-06-01 | 2013-05-08 | セイコーエプソン株式会社 | リードフレームの製造方法及び半導体装置の製造方法 |
| JP2011096882A (ja) * | 2009-10-30 | 2011-05-12 | Seiko Epson Corp | 半導体装置の製造方法及び半導体装置のアレイ |
| US8643166B2 (en) * | 2011-12-15 | 2014-02-04 | Stats Chippac Ltd. | Integrated circuit packaging system with leads and method of manufacturing thereof |
| JP2013168474A (ja) * | 2012-02-15 | 2013-08-29 | Toshiba Corp | 多結晶シリコンのエッチング方法、半導体装置の製造方法およびプログラム |
| US9312194B2 (en) * | 2012-03-20 | 2016-04-12 | Stats Chippac Ltd. | Integrated circuit packaging system with terminals and method of manufacture thereof |
| JP6555927B2 (ja) * | 2015-05-18 | 2019-08-07 | 大口マテリアル株式会社 | 半導体素子搭載用リードフレーム及び半導体装置の製造方法 |
| JP6770853B2 (ja) * | 2016-08-31 | 2020-10-21 | 新光電気工業株式会社 | リードフレーム及び電子部品装置とそれらの製造方法 |
-
2016
- 2016-11-15 JP JP2016222098A patent/JP6761738B2/ja active Active
-
2017
- 2017-11-13 US US15/810,261 patent/US20180138107A1/en not_active Abandoned
- 2017-11-14 TW TW106139334A patent/TWI733941B/zh active
- 2017-11-15 CN CN201711130270.4A patent/CN108074903B/zh active Active
Patent Citations (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20060097366A1 (en) * | 2003-07-19 | 2006-05-11 | Ns Electronics Bangkok (1993) Ltd. | Semiconductor package including leadframe roughened with chemical etchant to prevent separation between leadframe and molding compound |
| WO2006115267A1 (ja) * | 2005-04-26 | 2006-11-02 | Dai Nippon Printing Co., Ltd. | 回路部材、回路部材の製造方法、半導体装置、及び回路部材表面の積層構造 |
| WO2007061112A1 (ja) * | 2005-11-28 | 2007-05-31 | Dai Nippon Printing Co., Ltd. | 回路部材、回路部材の製造方法、及び、回路部材を含む半導体装置 |
| US20090230525A1 (en) * | 2008-03-14 | 2009-09-17 | Pao-Huei Chang Chien | Advanced quad flat no lead chip package having marking and corner lead features and manufacturing methods thereof |
| US20100258920A1 (en) * | 2009-04-10 | 2010-10-14 | Advanced Semiconductor Engineering, Inc. | Manufacturing method of advanced quad flat non-leaded package |
| TW201037776A (en) * | 2009-04-10 | 2010-10-16 | Advanced Semiconductor Eng | Advanced quad flat non-leaded package structure and manufacturing method thereof |
| JP2011029335A (ja) * | 2009-07-23 | 2011-02-10 | Mitsui High Tec Inc | リードフレーム及びリードフレームの製造方法とこれを用いた半導体装置の製造方法 |
| US20120074548A1 (en) * | 2010-09-24 | 2012-03-29 | Zigmund Ramirez Camacho | Integrated circuit packaging system with interlock and method of manufacture thereof |
| WO2016031482A1 (ja) * | 2014-08-26 | 2016-03-03 | Shマテリアル株式会社 | リードフレーム及びその製造方法 |
Also Published As
| Publication number | Publication date |
|---|---|
| CN108074903B (zh) | 2022-07-01 |
| CN108074903A (zh) | 2018-05-25 |
| TW201830626A (zh) | 2018-08-16 |
| US20180138107A1 (en) | 2018-05-17 |
| JP2018081979A (ja) | 2018-05-24 |
| JP6761738B2 (ja) | 2020-09-30 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| TWI741021B (zh) | 導線架及電子組件裝置 | |
| TWI337775B (en) | Partially patterned lead frames and methods of making and using the same in semiconductor packaging | |
| TWI666737B (zh) | 佈線基板、製造佈線基板之方法及電子組件裝置 | |
| TWI733941B (zh) | 導線架及其製造方法暨製造電子構件裝置之方法 | |
| KR100551576B1 (ko) | 반도체 장치 및 그 제조방법 | |
| TWI413210B (zh) | 電子裝置封裝及製造方法 | |
| CN107546130A (zh) | 晶片级芯片尺度半导体封装 | |
| WO2024244881A1 (zh) | 封装结构及封装方法 | |
| TWI752082B (zh) | 導線架及電子組件裝置 | |
| KR20000048246A (ko) | 반도체 장치 제조용 캐리어 기판 | |
| JP6524526B2 (ja) | 半導体素子実装用基板及び半導体装置、並びにそれらの製造方法 | |
| CN207800586U (zh) | 芯片封装结构 | |
| JP7339231B2 (ja) | 半導体装置用基板、半導体装置 | |
| JP2019212649A (ja) | 半導体装置用基板とその製造方法、および半導体装置 | |
| TWI631671B (zh) | 半導體元件安裝用基板、半導體裝置及其製造方法 | |
| JP2017188604A (ja) | リードフレーム及び半導体装置、並びにそれらの製造方法 | |
| JP2021061364A (ja) | 半導体装置及び半導体装置の製造方法 | |
| JP7430988B2 (ja) | 電子装置 | |
| TWI718947B (zh) | 半導體封裝元件及其製造方法 | |
| JP2023142146A (ja) | パッケージ基板、半導体装置 | |
| CN119852183A (zh) | 引线框及其制造工艺 | |
| TW202507987A (zh) | 附帶薄膜的引線框架、附帶薄膜的引線框架的製造方法及半導體裝置 | |
| JP2022189979A (ja) | 半導体装置用基板、半導体装置 | |
| TW202527256A (zh) | 扁平封裝元件及其製法 | |
| TW202002741A (zh) | 封裝基板製造方法及其封裝基板結構 |