TW201448059A - 樹脂密封型半導體裝置之製造方法及引線框架 - Google Patents
樹脂密封型半導體裝置之製造方法及引線框架 Download PDFInfo
- Publication number
- TW201448059A TW201448059A TW103102120A TW103102120A TW201448059A TW 201448059 A TW201448059 A TW 201448059A TW 103102120 A TW103102120 A TW 103102120A TW 103102120 A TW103102120 A TW 103102120A TW 201448059 A TW201448059 A TW 201448059A
- Authority
- TW
- Taiwan
- Prior art keywords
- lead
- plating layer
- metal plating
- resin
- semiconductor device
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49579—Lead-frames or other flat leads characterised by the materials of the lead frames or layers thereon
- H01L23/49582—Metallic layers on lead frames
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/29—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the material, e.g. carbon
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3157—Partial encapsulation or coating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49503—Lead-frames or other flat leads characterised by the die pad
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49517—Additional leads
- H01L23/4952—Additional leads the additional leads being a bump or a wire
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49517—Additional leads
- H01L23/49524—Additional leads the additional leads being a tape carrier or flat leads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49541—Geometry of the lead-frame
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49541—Geometry of the lead-frame
- H01L23/49548—Cross section geometry
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/2919—Material with a principal constituent of the material being a polymer, e.g. polyester, phenolic based polymer, epoxy
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32245—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48245—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
- H01L2224/48247—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/8338—Bonding interfaces outside the semiconductor or solid-state body
- H01L2224/83399—Material
- H01L2224/834—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/83438—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/83439—Silver [Ag] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
- H01L2224/8538—Bonding interfaces outside the semiconductor or solid-state body
- H01L2224/85399—Material
- H01L2224/854—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/85438—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/85439—Silver (Ag) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L24/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L24/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/73—Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12042—LASER
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
Landscapes
- Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Geometry (AREA)
- Lead Frames For Integrated Circuits (AREA)
- Encapsulation Of And Coatings For Semiconductor Or Solid State Devices (AREA)
Abstract
[課題]提供可以對應於窄間距化之樹脂密封型半導體裝置之製造方法。[解決手段]在引線(2)之內引線(3)和外引線(4)分別設置金屬電鍍層(8、9),在晶片焊墊(1)上搭載半導體晶片,並以金屬細線連接半導體晶片表面之電極和內引線(3),並以外引線(4)露出之方式,以密封樹脂(11)密封半導體晶片(6)或金屬細線(7)等之後,以散焦之雷射除去樹脂毛邊,剝離附著於引線之金屬。
Description
本發明係關於樹脂密封型半導體裝置之製造方法及引線框架,尤其關於樹脂密封型半導體裝置之樹脂毛邊及附著金屬除去方法。
近年來,為了對應於電子機器之小型化,要求安裝於電子機器內之電子裝置之高密度安裝。在電子裝置之中,有將搭載電晶體等之元件的晶片與引線等之配線用構件同時密封於密封樹脂內之樹脂密封型裝置,也朝該樹脂密封型裝置之小型、薄型化發展。依此,也朝向樹脂密封型裝置中之引線之間距的縮小化,其結果在出現無引線裝置等之電子裝置的安裝方法上也發展出多樣化。於是,要求包含電子裝置之安裝的新製造方法。
以下,針對以往之密封型半導體裝置之構造及製造方法予以說明。
圖7為為了製造以往之樹脂密封型半導體裝置所使用
之引線框架的俯視圖。以往之引線框架40係藉由下述構件所構成:四角形之外框,和被設置在以外框所包圍之區域之略中央部,載置半導體晶片之四角形之晶片焊墊21,和連接外框和晶片焊墊1之吊引線25,和在載置半導體晶片之狀態下,藉由金屬細線等之連接手段與半導體晶片電性連接之內引線23,和在內引線23被連續設置,用以與外部端子連接之外引線24。複數之引線22藉由繫桿32而互相連結。由銀等所組成之金屬電鍍層28係選擇性地被覆蓋在晶片焊墊21及引線22之內引線23。再者,以虛線所包圍之部分成為藉由密封樹脂31所密封之區域。並且,引線框架40並非僅有1個獨立的如圖7所示之構成所形成的圖案,為了大量生產,在圖之左右、上下連續配列有複數個。
圖8為以往之樹脂密封型半導體裝置之平面透視圖,在圖7所示之引線框架40之晶片焊墊21上搭載半導體晶片26,以金屬細線27連接半導體晶片26表面之電極(無圖示)和內引線23,以外引線24露出之方式,以密封樹脂31密封半導體晶片26或金屬細線27等。在該圖中,密封樹脂31為透明。位於外引線24之間的係在除去繫桿32或樹脂密封時突出的樹脂之時利用雷射之情況下,附著引線框架發熱、熔融而飛散的金屬之一部分而作為附著金屬34。如此之附著金屬成為電特性不良之原因的可能性高。為了回避此,提案有在雷射切割之工程中,使膠帶構件密接於切斷部分,並使熔融金屬之一部分轉印至膠帶
構件,不使附著於製品部位的方法。(例如,參照專利文獻1)
[專利文件1]日本特開平11-260982號公報
但是,在上述製法方法中,藉由追加膠帶構件及貼合、剝離工程,有製造成本變高之虞。
本發明係以解決如藉由對被加工部照射雷射而發熱、熔融金屬之一部分容易附著於其他部位之上述課題,來取代上述製造方法為目的。
為了達成上述目的,在本發明中,採用下述之手段。
首先使用樹脂密封型半導體裝置之製造方法,係由晶片焊墊和複數之引線所構成之引線框架,和半導體晶片,和密封樹脂所構成之樹脂密封型半導體裝置之製造方法,其特徵在於由下述工程所組成:在上述引線框架及上述引線之內引線和外引線之表面形成金屬電鍍層之工程;在上述晶片焊墊上搭載上述半導體晶片之工程;以金屬細線連接上述半導體晶片和上述內引線之工程;對上述晶片焊墊
上之上述半導體晶片和上述金屬細線和上述引線進行樹脂密封而使上述外引線露出之工程;利用雷射照射除去被形成在相鄰之上述外引線間的樹脂毛邊的樹脂毛邊除去工程;除去從上述密封樹脂露出之上述金屬電鍍層之工程;及在上述外引線形成焊料電鍍層之工程。
再者,上述樹脂毛邊除去工程係使雷射從上述引線散焦。
再者,在上述金屬電鍍層除去工程中,施予光蝕刻。
再者,在上述引線之內引線和外引線之表面形成金屬電鍍層之工程中,將上述金屬電鍍層僅覆蓋在上述引線之上面。
再者,在上述引線之內引線和外引線之表面形成金屬電鍍層之工程中,將上述金屬電鍍層覆蓋在上述引線之上面和側面。
再者,在上述引線之內引線和外引線之表面形成金屬電鍍層之工程中,將上述金屬電鍍層覆蓋在上述引線之上面和側面和底面。
再者,在上述引線之內引線和外引線之表面形成金屬電鍍層之工程中,上述內引線表面之金屬電鍍層和上述外引線表面之金屬電鍍層間隔開。
再者,為一種引線框架,係由晶片焊墊和複數之引線所構成的引線框架,至少在上述引線之內引線和外引線之表面形成金屬電鍍層。
再者,上述金屬電鍍層僅被覆蓋在上述引線之上面。
再者,上述金屬電鍍層被覆蓋在上述引線之上面和側面。
再者,上述金屬電鍍層被覆蓋在上述引線之上面和側面和底面。
然後,上述內引線表面和金屬電鍍層和上述外引線表面之金屬電鍍層間隔開。
1、21‧‧‧晶片焊墊
2、22‧‧‧引線
3、23‧‧‧內引線
4、24‧‧‧外引線
5、25‧‧‧吊引線
6、26‧‧‧半導體晶片
7、27‧‧‧金屬細線
8‧‧‧第1金屬電鍍層
9‧‧‧第2金屬電鍍層
10、30‧‧‧焊料電鍍層
11、31‧‧‧密封樹脂
12、32‧‧‧繫桿
13‧‧‧雷射照射
14、34‧‧‧附著金屬
20、40‧‧‧引線框架
28‧‧‧金屬電鍍層
圖1為用於製造與本發明之第1實施型態有關之樹脂密封型半導體裝置的引線框架之俯視圖。
圖2表示與本發明之第1實施型態有關之樹脂密封型半導體裝置之製造工程的剖面圖。
圖3為接續圖2,表示與本發明之第1實施型態有關之樹脂密封型半導體裝置之製造工程的剖面圖。
圖4表示與本發明之第1實施型態有關之樹脂密封型半導體裝置的平面透視圖。
圖5為用於製造與本發明之第2實施型態有關之樹脂密封型半導體裝置的引線框架之俯視圖。
圖6表示與本發明之第2實施型態有關之樹脂密封型半導體裝置的平面透視圖。
圖7為為了製造以往之樹脂密封型半導體裝置所使用之引線框架的俯視圖。
圖8為以往之樹脂密封型半導體裝置之平面透視圖。
圖9為用於製造與本發明之第3實施型態有關之樹脂
密封型半導體裝置的引線框架之剖面圖。
圖10為用於製造與本發明之第4實施型態有關之樹脂密封型半導體裝置的引線框架之剖面圖。
針對本發明之樹脂密封型裝置之製造方法之第1實施型態,一面參照圖面一面予以說明。
圖1為用於製造與本發明之第1實施型態有關之樹脂密封型半導體裝置的引線框架之俯視圖。引線框架20係藉由下述構件所構成:四角形之外框,和被設置在以外框所包圍之區域之略中央部,載置半導體晶片之四角形之晶片焊墊1,和連接外框和晶片焊墊1之吊引線5,和在載置半導體晶片之狀態下,藉由金屬細線等之連接手段與半導體晶片電性連接之內引線3,和在內引線3被連續設置,用以與外部端子連接之外引線4。複數之引線2藉由繫桿12而互相連結。由銀等所組成之金屬電鍍層8在晶片焊墊1之全區域及引線2之全區域,即是從內引線3至外引線4,連續覆蓋至繫桿12之附近。此時,金屬電鍍層8即使到達至繫桿12亦可。再者,以虛線所包圍之部分成為藉由密封樹脂11所密封之區域。並且,引線框架20並非1個如圖1所示之構成所組成的圖案,係在左右、上下連續配列複數個。
圖2及圖3係表示與本發明之第1實施型態有關之樹脂密封型半導體裝置之製造工程的剖面圖,表示圖1之
A-A之剖面。
圖2(a)為用於製造與本發明之第1實施型態有關之樹脂密封型半導體裝置的引線框架之剖面圖。晶片焊墊1和引線2隔著間隔被配置,其表面藉由金屬電鍍層8而被覆蓋。
圖2(b)係在晶片焊墊1之表面經接著劑(無圖示)搭載半導體晶片6,使用金屬細線7電性連接半導體晶片6表面之電極(無圖示)和引線2。
圖3(c)為藉由密封樹脂11密封與晶片焊墊1上之半導體晶片6或引線2連接之金屬細線7之工程後的剖面圖。成為晶片焊墊1之底面或引線2之一部分從密封樹脂11露出之構成。再者,引線2上之金屬電鍍層8之一部分也從密封樹脂11露出。在以往之密封樹脂型半導體裝置中,雖然金屬電鍍層藉由密封樹脂完全被密封,但在本發明中,金屬電鍍層8區域較以往之密封樹脂型半導體裝置寬廣,成為從密封樹脂突出之構成。
圖3(d)係在樹脂密封工程中,從上模具和下模具之間隙突出,藉由雷射照射13除去被形成在相鄰之外引線間的樹脂毛邊之工程的剖面圖。使散焦成雷射不會在引線2聚焦之方式。在較引線上面高之位置具有雷射焦點為佳。如此一來,防止雷射能量集中於一點,能量密度衰減的雷射被廣範圍地照射,可藉由雷射照射13有效率地進行樹脂毛邊除去,並且可以抑制引線框架之一部分熔融而飛散之情形。此時,僅有些許飛散的附著金屬14附著在金屬
電鍍層8上。於樹脂毛邊去除不完全之時,藉由於雷射照射後追加鹼處理或噴水處理等,使成為完全去除。
圖3(e)為除去在前工程產生之金屬電鍍層8上之附著金屬,於重新覆蓋形成焊料電鍍層10之後的剖面圖。密封樹脂11成為遮罩,從引線上之密封樹脂11露出之金屬電鍍層8完全被除去,此時附著金屬從引線上被剝離。並且,金屬除去工程係由用以蝕刻金屬電鍍層之除電鍍層工程、光蝕刻工程所組成,在除電鍍層工程中不被剝離之些許的殘渣,在之後的光蝕刻工程中被除去。並且,金屬電鍍層為銀電鍍之時,在除電鍍層工程中,使用硝酸第二鐵溶液或Top Rip(奧野製藥工業公司製造)等,框架為銅之時,於光蝕刻工程,使用氯化第二鐵溶液或Melpolish(Meltex公司製造)等。在焊料電鍍層之成膜工程中,形成以錫為主成分添加有鉍或銀之被膜。
圖3(f)為表示去除包含繫桿之引線框架外框而使樹脂密封型半導體裝置從引線框架之外框分離之狀態的剖面圖。如圖所示般,焊料電鍍層10被覆蓋在引線2之底面和外引線4之上面,個片化時之切割面的外引線4之側端面不被覆蓋。
圖4表示與本發明之第1實施型態有關之樹脂密封型半導體裝置的平面透視圖。
在晶片焊墊1上搭載半導體晶片6,並以金屬細線7連接半導體晶片6表面之電極(無圖示)和內引線3,並以外引線4露出之方式,以密封樹脂11密封半導體晶片6
或金屬細線7等。在外引線4之上面覆蓋焊料電鍍層10。
經過上述工程,完成了解決藉由對被加工部照射雷射而發熱、熔融之金屬之一部分容易附著於其他部位之課題的本發明之樹脂密封型半導體裝置。
圖5為用於製造與本發明之第2實施型態有關之樹脂密封型半導體裝置的引線框架之俯視圖。與圖1所示之引線框架不同的係引線上面的金屬電鍍層。在本實施型態中係隔著間隔配置內引線上之金屬電鍍層之第1金屬電鍍層8和外引線上之第2金屬電鍍層9之點。藉由使用如此之引線框架,金屬電鍍層不會從密封樹脂端露出,成為可靠性良好之樹脂密封型半導體裝置。
圖6表示與本發明之第2實施型態有關之樹脂密封型半導體裝置的平面透視圖。
在晶片焊墊1上搭載半導體晶片6,並以金屬細線7連接半導體晶片6表面之電極(無圖示)和內引線3,並以外引線4露出之方式,以密封樹脂11密封半導體晶片6或金屬細線7等。在外引線4之上面,覆蓋焊料電鍍層10,內引線3上之第1金屬電鍍層8和外引線4上之焊料電鍍層10間隔開,第1金屬電鍍層8藉由密封樹脂11完全被密封,因不會其端面露出,故可靠性提升。
雖然至此之說明係針對在引線之上面覆蓋金屬電鍍層之實施例而進行,但可成為不僅在上面覆蓋金屬電鍍層,藉由也在引線之側面覆蓋,且也在引線底面覆蓋,更確實
地除去附著金屬。
圖9為用於製造與本發明之第3實施型態有關之樹脂密封型半導體裝置之引線框架之剖面圖,不僅在引線之上面,也在引線2側面及底面覆蓋金屬電鍍層8。在圖9(a)中,僅在晶片焊墊1之上面覆蓋金屬電鍍層8,在圖9(b)中,與引線2相同,也在側面及底面設置金屬電鍍層8。
圖10為用於製造與本發明之第4實施型態有關之樹脂密封型半導體裝置的引線框架之剖面圖,為第2實施型態之變形例。不僅在引線之上面,也在引線2側面及底面覆蓋金屬電鍍層8。在圖10(a)中,僅在晶片焊墊1之上面隔著間隔地配置第1金屬電鍍層8和第2金屬電鍍層9,在圖10(b)中,與引線2相同,也在側面及底面設置金屬電鍍層8。
1‧‧‧晶片焊墊
2‧‧‧引線
4‧‧‧外引線
6‧‧‧半導體晶片
7‧‧‧金屬細線
8‧‧‧第1金屬電鍍層
10‧‧‧焊料電鍍層
11‧‧‧密封樹脂
13‧‧‧雷射照射
14‧‧‧附著金屬
Claims (12)
- 一種樹脂密封型半導體裝置之製造方法,其特徵在於:由下述工程所組成準備具有分別擁有內引線和外引線的複數之引線及晶片焊墊的引線框架之工程;在上述晶片焊墊及上述複數之引線之上述內引線和外引線之表面形成金屬電鍍層之工程;在形成有上述金屬電鍍層之上述晶片焊墊上搭載半導體晶片之工程;以金屬細線連接上述半導體晶片和上述內引線之工程;藉由密封樹脂對上述晶片焊墊上之上述半導體晶片、上述金屬細線和上述內引線進行樹脂密封而使上述外引線露出之工程;利用雷射照射除去被形成在相鄰之上述外引線間的樹脂毛邊的樹脂毛邊除去工程;除去從上述密封樹脂露出之上述金屬電鍍層之金屬電鍍層除去工程;及在上述金屬電鍍層被除去之上述外引線形成焊料電鍍層之工程。
- 如申請專利範圍第1項所記載之樹脂密封型半導體裝置之製造方法,其中上述樹脂毛邊除去工程係使雷射從上述引線散焦。
- 如申請專利範圍第1或2項所記載之樹脂密封型半 導體裝置之製造方法,其中在上述金屬電鍍層除去工程中,實施光蝕刻工程。
- 如申請專利範圍第1或2項所記載之樹脂密封型半導體裝置之製造方法,其中在上述內引線和外引線之表面形成金屬電鍍層之工程中,將上述金屬電鍍層僅覆蓋在上述引線之上面。
- 如申請專利範圍第1或2項所記載之樹脂密封型半導體裝置之製造方法,其中在上述內引線和外引線之表面形成金屬電鍍層之工程中,將上述金屬電鍍層覆蓋在上述引線之上面和側面。
- 如申請專利範圍第1或2項所記載之樹脂密封型半導體裝置之製造方法,其中在上述內引線和外引線之表面形成金屬電鍍層之工程中,將上述金屬電鍍層覆蓋在上述引線之上面和側面和底面。
- 如申請專利範圍第1或2項所記載之樹脂密封型半導體裝置之製造方法,其中在上述內引線和外引線之表面形成金屬電鍍層之工程中,上述內引線表面之金屬電鍍層和上述外引線表面之金屬電鍍層間隔開。
- 一種引線框架,為具有分別擁有內引線和外引線的複數之引線及晶片焊墊的引線框架,其特徵在於:在上述內引線和外引線之表面形成相同之金屬電鍍層。
- 如申請專利範圍第8項所記載之引線框架,其中上述金屬電鍍層僅被覆蓋在上述引線之上面。
- 如申請專利範圍第8項所記載之引線框架,其中上述金屬電鍍層僅被覆蓋在上述引線之上面和側面。
- 如申請專利範圍第8項所記載之引線框架,其中上述金屬電鍍層被覆蓋在上述引線之上面和側面和底面。
- 如申請專利範圍第9至11項中之任一項所記載之引線框架,其中上述內引線表面之金屬電鍍層和上述外引線表面之金屬電鍍層間隔開。
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2013025966A JP6095997B2 (ja) | 2013-02-13 | 2013-02-13 | 樹脂封止型半導体装置の製造方法 |
JP2013-025966 | 2013-02-13 |
Publications (2)
Publication Number | Publication Date |
---|---|
TW201448059A true TW201448059A (zh) | 2014-12-16 |
TWI624883B TWI624883B (zh) | 2018-05-21 |
Family
ID=51277562
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW103102120A TWI624883B (zh) | 2013-02-13 | 2014-01-21 | 樹脂密封型半導體裝置之製造方法及樹脂密封型半導體裝置 |
Country Status (5)
Country | Link |
---|---|
US (2) | US9184116B2 (zh) |
JP (1) | JP6095997B2 (zh) |
KR (1) | KR102139034B1 (zh) |
CN (1) | CN103985644B (zh) |
TW (1) | TWI624883B (zh) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI595620B (zh) * | 2015-07-24 | 2017-08-11 | 三井高科技股份有限公司 | 引線框及其製造方法 |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9607933B2 (en) * | 2014-02-07 | 2017-03-28 | Dawning Leading Technology Inc. | Lead frame structure for quad flat no-lead package, quad flat no-lead package and method for forming the lead frame structure |
US9640620B2 (en) * | 2014-11-03 | 2017-05-02 | Texas Instruments Incorporated | High power transistor with oxide gate barriers |
MY183619A (en) * | 2015-07-10 | 2021-03-03 | Adventive Tech Ltd | Universal surface-mount semiconductor package |
CN105269730A (zh) * | 2015-09-02 | 2016-01-27 | 成都莱普科技有限公司 | 一种半导体封装体激光去溢料的新工艺 |
KR102673478B1 (ko) * | 2016-11-25 | 2024-06-11 | 삼성디스플레이 주식회사 | 표시 장치 및 이의 제조 방법 |
CN109967872B (zh) * | 2019-04-23 | 2021-05-07 | 苏州福唐智能科技有限公司 | 一种半导体激光焊接方法及其焊接结构 |
CN116895726B (zh) * | 2023-09-11 | 2023-12-22 | 深圳明阳电路科技股份有限公司 | 一种micro-led芯片及其集成方法 |
Family Cites Families (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0612796B2 (ja) * | 1984-06-04 | 1994-02-16 | 株式会社日立製作所 | 半導体装置 |
JPS6396947A (ja) * | 1986-10-13 | 1988-04-27 | Mitsubishi Electric Corp | 半導体装置用リ−ドフレ−ム |
JPS63111655A (ja) * | 1986-10-30 | 1988-05-16 | Toshiba Corp | 半導体素子用フレ−ムの表面処理方法 |
WO1990013914A1 (en) * | 1989-05-01 | 1990-11-15 | Sumitomo Electric Industries, Ltd. | Lead frame for semiconductor devices |
EP0537982A2 (en) * | 1991-10-14 | 1993-04-21 | Fujitsu Limited | Semiconductor device having improved leads |
JP2989406B2 (ja) * | 1993-01-29 | 1999-12-13 | シャープ株式会社 | 半導体装置用プリプレーテッドフレーム及びその製造方法 |
JP3515141B2 (ja) * | 1993-05-18 | 2004-04-05 | 株式会社東芝 | 半導体パッケージ |
US5329159A (en) * | 1993-08-03 | 1994-07-12 | Motorola, Inc. | Semiconductor device employing an aluminum clad leadframe |
KR970010678B1 (ko) * | 1994-03-30 | 1997-06-30 | 엘지반도체 주식회사 | 리드 프레임 및 이를 이용한 반도체 패키지 |
KR100266726B1 (ko) * | 1995-09-29 | 2000-09-15 | 기타지마 요시토시 | 리드프레임과 이 리드프레임을 갖춘 반도체장치 |
JPH11260982A (ja) | 1998-03-11 | 1999-09-24 | Matsushita Electron Corp | 樹脂封止型デバイスの製造方法 |
JP2000003988A (ja) * | 1998-06-15 | 2000-01-07 | Sony Corp | リードフレームおよび半導体装置 |
CN1190840C (zh) * | 1999-04-08 | 2005-02-23 | 新光电气工业株式会社 | 半导体装置用引线框架 |
US6376901B1 (en) * | 1999-06-08 | 2002-04-23 | Texas Instruments Incorporated | Palladium-spot leadframes for solder plated semiconductor devices and method of fabrication |
US6953986B2 (en) * | 1999-12-10 | 2005-10-11 | Texas Instruments Incorporated | Leadframes for high adhesion semiconductor devices and method of fabrication |
JP3417395B2 (ja) * | 2000-09-21 | 2003-06-16 | 松下電器産業株式会社 | 半導体装置用リードフレーム及びその製造方法及びそれを用いた半導体装置 |
US7413930B2 (en) * | 2003-08-29 | 2008-08-19 | Renesas Technology Corp. | Lead frame and method of manufacturing the lead frame |
JP2008098478A (ja) * | 2006-10-13 | 2008-04-24 | Renesas Technology Corp | 半導体装置及びその製造方法 |
JP5098899B2 (ja) | 2008-08-28 | 2012-12-12 | サンケン電気株式会社 | 半導体装置の製造方法 |
JP5762081B2 (ja) * | 2011-03-29 | 2015-08-12 | 新光電気工業株式会社 | リードフレーム及び半導体装置 |
-
2013
- 2013-02-13 JP JP2013025966A patent/JP6095997B2/ja not_active Expired - Fee Related
-
2014
- 2014-01-21 TW TW103102120A patent/TWI624883B/zh not_active IP Right Cessation
- 2014-02-05 KR KR1020140012987A patent/KR102139034B1/ko active IP Right Grant
- 2014-02-06 US US14/174,722 patent/US9184116B2/en not_active Expired - Fee Related
- 2014-02-12 CN CN201410048546.4A patent/CN103985644B/zh not_active Expired - Fee Related
-
2015
- 2015-06-17 US US14/741,827 patent/US9679835B2/en not_active Expired - Fee Related
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI595620B (zh) * | 2015-07-24 | 2017-08-11 | 三井高科技股份有限公司 | 引線框及其製造方法 |
Also Published As
Publication number | Publication date |
---|---|
KR102139034B1 (ko) | 2020-07-29 |
KR20140102137A (ko) | 2014-08-21 |
JP6095997B2 (ja) | 2017-03-15 |
US20150287669A1 (en) | 2015-10-08 |
CN103985644A (zh) | 2014-08-13 |
US9184116B2 (en) | 2015-11-10 |
US20140224534A1 (en) | 2014-08-14 |
TWI624883B (zh) | 2018-05-21 |
US9679835B2 (en) | 2017-06-13 |
CN103985644B (zh) | 2018-01-02 |
JP2014154848A (ja) | 2014-08-25 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TWI624883B (zh) | 樹脂密封型半導體裝置之製造方法及樹脂密封型半導體裝置 | |
TWI591775B (zh) | 樹脂密封型半導體裝置及其製造方法 | |
JP4032063B2 (ja) | 半導体装置の製造方法 | |
TWI587457B (zh) | 樹脂密封型半導體裝置及其製造方法 | |
TWI627721B (zh) | 半導體裝置之製造方法 | |
KR102452097B1 (ko) | 리드 프레임 및 반도체 장치 | |
JP6653139B2 (ja) | リードフレーム及びその製造方法 | |
JP6838104B2 (ja) | 半導体装置用基板および半導体装置 | |
JP7546547B2 (ja) | 選択的成形を伴うメッキ用パッケージ化方法 | |
US20070087587A1 (en) | Method for manufacturing circuit board for semiconductor package | |
TW201911431A (zh) | 側邊可焊接無引線封裝 | |
CN111952204A (zh) | 半导体装置的制造方法 | |
JP2007048978A (ja) | 半導体装置及びその製造方法 | |
CN108074903B (zh) | 引线框架和电子元件装置 | |
JP2019057587A (ja) | 半導体素子搭載用基板及びその製造方法 | |
JP2017163106A (ja) | リードフレーム集合基板及び半導体装置集合体 | |
JP6407042B2 (ja) | 半導体装置及びその製造方法 | |
TWI814424B (zh) | 薄型化半導體封裝件及其封裝方法 | |
JP2008108967A (ja) | リードフレームおよびそれを用いた半導体パッケージの製造方法 | |
JP2007109914A (ja) | 半導体装置の製造方法 | |
KR20240043156A (ko) | 반도체 장치 및 그 제조 방법 | |
CN118263138A (zh) | 半导体器件的制作方法以及半导体器件 | |
JP5943386B2 (ja) | リードフレーム及びその製造方法 | |
JP2020080396A (ja) | リードフレームおよびその製造方法、ならびに半導体装置およびその製造方法 | |
JP2009302427A (ja) | 半導体装置および半導体装置の製造方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
MM4A | Annulment or lapse of patent due to non-payment of fees |