KR100225545B1 - 반도체기억장치 및 디램 형성방법 - Google Patents
반도체기억장치 및 디램 형성방법Info
- Publication number
- KR100225545B1 KR100225545B1 KR1019910015732A KR910015732A KR100225545B1 KR 100225545 B1 KR100225545 B1 KR 100225545B1 KR 1019910015732 A KR1019910015732 A KR 1019910015732A KR 910015732 A KR910015732 A KR 910015732A KR 100225545 B1 KR100225545 B1 KR 100225545B1
- Authority
- KR
- South Korea
- Prior art keywords
- bit line
- film
- silicon substrate
- forming
- silicon
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/30—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
- H10B12/31—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells having a storage electrode stacked over the transistor
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/30—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
- H10B12/48—Data lines or contacts therefor
Landscapes
- Semiconductor Memories (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Semiconductor Integrated Circuits (AREA)
Applications Claiming Priority (5)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP90-239,418 | 1990-09-10 | ||
| JP90-238,418 | 1990-09-10 | ||
| JP2239418A JP3003188B2 (ja) | 1990-09-10 | 1990-09-10 | 半導体メモリ及びその製造方法 |
| JP90-414488 | 1990-12-26 | ||
| JP02414488A JP3128829B2 (ja) | 1990-12-26 | 1990-12-26 | 半導体メモリ装置 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| KR920007199A KR920007199A (ko) | 1992-04-28 |
| KR100225545B1 true KR100225545B1 (ko) | 1999-10-15 |
Family
ID=26534240
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| KR1019910015732A Expired - Fee Related KR100225545B1 (ko) | 1990-09-10 | 1991-09-10 | 반도체기억장치 및 디램 형성방법 |
Country Status (6)
Families Citing this family (25)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH0722517A (ja) * | 1993-06-22 | 1995-01-24 | Mitsubishi Electric Corp | 半導体装置およびその製造方法 |
| US5585284A (en) * | 1993-07-02 | 1996-12-17 | Hyundai Electronics Industries Co., Ltd. | Method of manufacturing a SOI DRAM |
| US5396452A (en) * | 1993-07-02 | 1995-03-07 | Wahlstrom; Sven E. | Dynamic random access memory |
| US6242772B1 (en) | 1994-12-12 | 2001-06-05 | Altera Corporation | Multi-sided capacitor in an integrated circuit |
| KR0140657B1 (ko) * | 1994-12-31 | 1998-06-01 | 김주용 | 반도체 소자의 제조방법 |
| US6831322B2 (en) * | 1995-06-05 | 2004-12-14 | Fujitsu Limited | Semiconductor memory device and method for fabricating the same |
| US5776789A (en) * | 1995-06-05 | 1998-07-07 | Fujitsu Limited | Method for fabricating a semiconductor memory device |
| JPH0982918A (ja) * | 1995-09-19 | 1997-03-28 | Toshiba Corp | 半導体記憶装置およびその製造方法 |
| US5882959A (en) * | 1996-10-08 | 1999-03-16 | Advanced Micro Devices, Inc. | Multi-level transistor fabrication method having an inverted, upper level transistor which shares a gate conductor with a non-inverted, lower level transistor |
| US5731217A (en) * | 1996-10-08 | 1998-03-24 | Advanced Micro Devices, Inc. | Multi-level transistor fabrication method with a filled upper transistor substrate and interconnection thereto |
| US5872029A (en) * | 1996-11-07 | 1999-02-16 | Advanced Micro Devices, Inc. | Method for forming an ultra high density inverter using a stacked transistor arrangement |
| US5926700A (en) | 1997-05-02 | 1999-07-20 | Advanced Micro Devices, Inc. | Semiconductor fabrication having multi-level transistors and high density interconnect therebetween |
| US5888872A (en) | 1997-06-20 | 1999-03-30 | Advanced Micro Devices, Inc. | Method for forming source drain junction areas self-aligned between a sidewall spacer and an etched lateral sidewall |
| US5818069A (en) | 1997-06-20 | 1998-10-06 | Advanced Micro Devices, Inc. | Ultra high density series-connected transistors formed on separate elevational levels |
| US6423596B1 (en) * | 1998-09-29 | 2002-07-23 | Texas Instruments Incorporated | Method for two-sided fabrication of a memory array |
| US6465331B1 (en) * | 2000-08-31 | 2002-10-15 | Micron Technology, Inc. | DRAM fabricated on a silicon-on-insulator (SOI) substrate having bi-level digit lines |
| DE10105725B4 (de) * | 2001-02-08 | 2008-11-13 | Infineon Technologies Ag | Halbleiterchip mit einem Substrat, einer integrierten Schaltung und einer Abschirmvorrichtung |
| US6800892B2 (en) * | 2003-02-10 | 2004-10-05 | Micron Technology, Inc. | Memory devices, and electronic systems comprising memory devices |
| US6717839B1 (en) | 2003-03-31 | 2004-04-06 | Ramtron International Corporation | Bit-line shielding method for ferroelectric memories |
| KR100615085B1 (ko) | 2004-01-12 | 2006-08-22 | 삼성전자주식회사 | 노드 콘택 구조체들, 이를 채택하는 반도체소자들, 이를채택하는 에스램 셀들 및 이를 제조하는 방법들 |
| US7858468B2 (en) | 2008-10-30 | 2010-12-28 | Micron Technology, Inc. | Memory devices and formation methods |
| FR2955200B1 (fr) | 2010-01-14 | 2012-07-20 | Soitec Silicon On Insulator | Dispositif, et son procede de fabrication, disposant d'un contact entre regions semi-conductrices a travers une couche isolante enterree |
| CN101976681B (zh) * | 2010-08-27 | 2012-09-26 | 东南大学 | 一种提高电流密度的p型绝缘体上硅横向器件及其制备工艺 |
| TWI572009B (zh) | 2011-01-14 | 2017-02-21 | 半導體能源研究所股份有限公司 | 半導體記憶裝置 |
| US8686486B2 (en) * | 2011-03-31 | 2014-04-01 | Semiconductor Energy Laboratory Co., Ltd. | Memory device |
Family Cites Families (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US3755012A (en) * | 1971-03-19 | 1973-08-28 | Motorola Inc | Controlled anisotropic etching process for fabricating dielectrically isolated field effect transistor |
| US4501060A (en) * | 1983-01-24 | 1985-02-26 | At&T Bell Laboratories | Dielectrically isolated semiconductor devices |
| DE3565339D1 (en) * | 1984-04-19 | 1988-11-03 | Nippon Telegraph & Telephone | Semiconductor memory device and method of manufacturing the same |
| US4763180A (en) * | 1986-12-22 | 1988-08-09 | International Business Machines Corporation | Method and structure for a high density VMOS dynamic ram array |
| EP0283964B1 (en) * | 1987-03-20 | 1994-09-28 | Nec Corporation | Dynamic random access memory device having a plurality of improved one-transistor type memory cells |
| JPH0795568B2 (ja) * | 1987-04-27 | 1995-10-11 | 日本電気株式会社 | 半導体記憶装置 |
| JP2510865B2 (ja) * | 1987-08-20 | 1996-06-26 | 日本電信電話株式会社 | 無線印刷電信における一括呼出方法 |
| JP2590171B2 (ja) * | 1988-01-08 | 1997-03-12 | 株式会社日立製作所 | 半導体記憶装置 |
| JPH0235771A (ja) * | 1988-07-26 | 1990-02-06 | Nec Corp | 半導体記憶装置 |
| JP2743391B2 (ja) * | 1988-08-25 | 1998-04-22 | ソニー株式会社 | 半導体メモリの製造方法 |
| US5192704A (en) * | 1989-06-30 | 1993-03-09 | Texas Instruments Incorporated | Method and apparatus for a filament channel pass gate ferroelectric capacitor memory cell |
-
1990
- 1990-09-10 JP JP2239418A patent/JP3003188B2/ja not_active Expired - Fee Related
-
1991
- 1991-09-04 TW TW080107033A patent/TW200602B/zh active
- 1991-09-05 DE DE69125671T patent/DE69125671T2/de not_active Expired - Fee Related
- 1991-09-05 EP EP91115019A patent/EP0475280B1/en not_active Expired - Lifetime
- 1991-09-10 KR KR1019910015732A patent/KR100225545B1/ko not_active Expired - Fee Related
-
1994
- 1994-09-19 US US08/306,434 patent/US5424235A/en not_active Expired - Fee Related
Also Published As
| Publication number | Publication date |
|---|---|
| KR920007199A (ko) | 1992-04-28 |
| US5424235A (en) | 1995-06-13 |
| JPH04118967A (ja) | 1992-04-20 |
| EP0475280B1 (en) | 1997-04-16 |
| DE69125671T2 (de) | 1997-11-27 |
| TW200602B (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) | 1993-02-21 |
| JP3003188B2 (ja) | 2000-01-24 |
| DE69125671D1 (de) | 1997-05-22 |
| EP0475280A1 (en) | 1992-03-18 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| KR100225545B1 (ko) | 반도체기억장치 및 디램 형성방법 | |
| US5612559A (en) | Semiconductor device having pillar shaped transistor and a method for manufacturing the same | |
| US7449375B2 (en) | Fin semiconductor device and method for fabricating the same | |
| US6365452B1 (en) | DRAM cell having a vertical transistor and a capacitor formed on the sidewalls of a trench isolation | |
| KR100203538B1 (ko) | 반도체 메모리장치 및 그 제조방법 | |
| US8124491B2 (en) | Container capacitor structure and method of formation thereof | |
| KR920007331B1 (ko) | 반도체 기억장치 및 그 제조방법 | |
| US6501116B2 (en) | Semiconductor memory device with MIS transistors | |
| US5380674A (en) | Method of fabricating semiconductor memory device having trench capacitor and electrical contact thereto | |
| US20020053694A1 (en) | Method of forming a memory cell with self-aligned contacts | |
| US6900513B2 (en) | Semiconductor memory device and manufacturing method thereof | |
| KR100453582B1 (ko) | 집적 회로 및 그 제조 방법 | |
| KR930007194B1 (ko) | 반도체 장치 및 그 제조방법 | |
| KR0176716B1 (ko) | 반도체메모리장치 및 그 제조방법 | |
| US6087692A (en) | DRAM cell configuration and method for its fabrication | |
| US6181014B1 (en) | Integrated circuit memory devices having highly integrated SOI memory cells therein | |
| US6352890B1 (en) | Method of forming a memory cell with self-aligned contacts | |
| JPH04225276A (ja) | 半導体メモリ装置 | |
| JP3973715B2 (ja) | 半導体記憶装置及びその製造方法 | |
| US20040175885A1 (en) | Method of manufacturing a semiconductor device comprising a non-volatile memory with memory cells | |
| US5329146A (en) | DRAM having trench type capacitor extending through field oxide | |
| US5940703A (en) | Method for manufacturing DRAM capacitors with T-shape lower electrodes by etching oxide sidewalls | |
| JP3177038B2 (ja) | 半導体記憶装置及びその製造方法 | |
| JP2731197B2 (ja) | 半導体記憶装置およびその製造方法 | |
| JP2002353344A (ja) | 不揮発性半導体記憶装置、不揮発性半導体記憶装置の製造方法 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| PA0109 | Patent application |
St.27 status event code: A-0-1-A10-A12-nap-PA0109 |
|
| R17-X000 | Change to representative recorded |
St.27 status event code: A-3-3-R10-R17-oth-X000 |
|
| PG1501 | Laying open of application |
St.27 status event code: A-1-1-Q10-Q12-nap-PG1501 |
|
| A201 | Request for examination | ||
| PA0201 | Request for examination |
St.27 status event code: A-1-2-D10-D11-exm-PA0201 |
|
| E902 | Notification of reason for refusal | ||
| PE0902 | Notice of grounds for rejection |
St.27 status event code: A-1-2-D10-D21-exm-PE0902 |
|
| T11-X000 | Administrative time limit extension requested |
St.27 status event code: U-3-3-T10-T11-oth-X000 |
|
| T11-X000 | Administrative time limit extension requested |
St.27 status event code: U-3-3-T10-T11-oth-X000 |
|
| T11-X000 | Administrative time limit extension requested |
St.27 status event code: U-3-3-T10-T11-oth-X000 |
|
| T13-X000 | Administrative time limit extension granted |
St.27 status event code: U-3-3-T10-T13-oth-X000 |
|
| P11-X000 | Amendment of application requested |
St.27 status event code: A-2-2-P10-P11-nap-X000 |
|
| P13-X000 | Application amended |
St.27 status event code: A-2-2-P10-P13-nap-X000 |
|
| E701 | Decision to grant or registration of patent right | ||
| PE0701 | Decision of registration |
St.27 status event code: A-1-2-D10-D22-exm-PE0701 |
|
| GRNT | Written decision to grant | ||
| PR0701 | Registration of establishment |
St.27 status event code: A-2-4-F10-F11-exm-PR0701 |
|
| PR1002 | Payment of registration fee |
St.27 status event code: A-2-2-U10-U11-oth-PR1002 Fee payment year number: 1 |
|
| PG1601 | Publication of registration |
St.27 status event code: A-4-4-Q10-Q13-nap-PG1601 |
|
| LAPS | Lapse due to unpaid annual fee | ||
| PC1903 | Unpaid annual fee |
St.27 status event code: A-4-4-U10-U13-oth-PC1903 Not in force date: 20020721 Payment event data comment text: Termination Category : DEFAULT_OF_REGISTRATION_FEE |
|
| PC1903 | Unpaid annual fee |
St.27 status event code: N-4-6-H10-H13-oth-PC1903 Ip right cessation event data comment text: Termination Category : DEFAULT_OF_REGISTRATION_FEE Not in force date: 20020721 |
|
| R17-X000 | Change to representative recorded |
St.27 status event code: A-5-5-R10-R17-oth-X000 |
|
| R18-X000 | Changes to party contact information recorded |
St.27 status event code: A-5-5-R10-R18-oth-X000 |
|
| PN2301 | Change of applicant |
St.27 status event code: A-5-5-R10-R13-asn-PN2301 St.27 status event code: A-5-5-R10-R11-asn-PN2301 |
|
| P22-X000 | Classification modified |
St.27 status event code: A-4-4-P10-P22-nap-X000 |
|
| PN2301 | Change of applicant |
St.27 status event code: A-5-5-R10-R13-asn-PN2301 St.27 status event code: A-5-5-R10-R11-asn-PN2301 |
|
| P22-X000 | Classification modified |
St.27 status event code: A-4-4-P10-P22-nap-X000 |
|
| P22-X000 | Classification modified |
St.27 status event code: A-4-4-P10-P22-nap-X000 |