JPS6059433A - バツフア制御回路 - Google Patents

バツフア制御回路

Info

Publication number
JPS6059433A
JPS6059433A JP16689883A JP16689883A JPS6059433A JP S6059433 A JPS6059433 A JP S6059433A JP 16689883 A JP16689883 A JP 16689883A JP 16689883 A JP16689883 A JP 16689883A JP S6059433 A JPS6059433 A JP S6059433A
Authority
JP
Japan
Prior art keywords
pointer
data
buffer memory
circuit
write enable
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP16689883A
Other languages
English (en)
Japanese (ja)
Other versions
JPS6323581B2 (enExample
Inventor
Shoichi Murano
村野 正一
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fujitsu Ltd
Original Assignee
Fujitsu Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fujitsu Ltd filed Critical Fujitsu Ltd
Priority to JP16689883A priority Critical patent/JPS6059433A/ja
Publication of JPS6059433A publication Critical patent/JPS6059433A/ja
Publication of JPS6323581B2 publication Critical patent/JPS6323581B2/ja
Granted legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F5/00Methods or arrangements for data conversion without changing the order or content of the data handled
    • G06F5/06Methods or arrangements for data conversion without changing the order or content of the data handled for changing the speed of data flow, i.e. speed regularising or timing, e.g. delay lines, FIFO buffers; over- or underrun control therefor
    • G06F5/16Multiplexed systems, i.e. using two or more similar devices which are alternately accessed for enqueue and dequeue operations, e.g. ping-pong buffers

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Communication Control (AREA)
JP16689883A 1983-09-10 1983-09-10 バツフア制御回路 Granted JPS6059433A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP16689883A JPS6059433A (ja) 1983-09-10 1983-09-10 バツフア制御回路

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP16689883A JPS6059433A (ja) 1983-09-10 1983-09-10 バツフア制御回路

Publications (2)

Publication Number Publication Date
JPS6059433A true JPS6059433A (ja) 1985-04-05
JPS6323581B2 JPS6323581B2 (enExample) 1988-05-17

Family

ID=15839671

Family Applications (1)

Application Number Title Priority Date Filing Date
JP16689883A Granted JPS6059433A (ja) 1983-09-10 1983-09-10 バツフア制御回路

Country Status (1)

Country Link
JP (1) JPS6059433A (enExample)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS62132416A (ja) * 1985-12-04 1987-06-15 Mitsubishi Electric Corp デイジタル遅延回路
FR2623349A1 (fr) * 1987-11-18 1989-05-19 Alcatel Thomson Faisceaux Dispositif de retard d'au moins un train de donnees binaires a haut debit
KR100275183B1 (ko) * 1990-12-17 2000-12-15 윌리엄 비. 켐플러 순차 메모리 및 데이타 유니트를 순차적으로 기억시키는 방법
JP2007099129A (ja) * 2005-10-05 2007-04-19 Tokai Rika Co Ltd スイッチボディの組付構造

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH035071U (enExample) * 1989-05-24 1991-01-18

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5916049A (ja) * 1982-07-19 1984-01-27 Mitsubishi Electric Corp バツフア回路

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5916049A (ja) * 1982-07-19 1984-01-27 Mitsubishi Electric Corp バツフア回路

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS62132416A (ja) * 1985-12-04 1987-06-15 Mitsubishi Electric Corp デイジタル遅延回路
FR2623349A1 (fr) * 1987-11-18 1989-05-19 Alcatel Thomson Faisceaux Dispositif de retard d'au moins un train de donnees binaires a haut debit
KR100275183B1 (ko) * 1990-12-17 2000-12-15 윌리엄 비. 켐플러 순차 메모리 및 데이타 유니트를 순차적으로 기억시키는 방법
JP2007099129A (ja) * 2005-10-05 2007-04-19 Tokai Rika Co Ltd スイッチボディの組付構造

Also Published As

Publication number Publication date
JPS6323581B2 (enExample) 1988-05-17

Similar Documents

Publication Publication Date Title
US6968435B2 (en) Non-volatile semiconductor memory device
JPS5951073B2 (ja) 半導体記憶装置
JPS6059433A (ja) バツフア制御回路
JPH0395793A (ja) アービター回路
EP0660328B1 (en) Method of controlling semiconductor storage circuit
US6442103B1 (en) Synchronous SRAM device with late write function
KR100282519B1 (ko) 플래시 메모리의 데이터 리드속도 향상회로
JPS59124075A (ja) 半導体記憶装置
JPS59116979A (ja) インタフエ−ス回路
JPH11134863A (ja) 半導体メモリ装置とデータの書き込み方法
JPS633392B2 (enExample)
KR100213225B1 (ko) 기입 멀티플렉서
KR100229260B1 (ko) 디램 제어회로
JPH0810724B2 (ja) ゲ−トアレイ及びメモリを有する半導体集積回路装置
CN119296606A (zh) 控制电路及存储器
JPS6040120B2 (ja) 半導体記憶装置
JPH02208896A (ja) 半導体メモリ回路
KR0148182B1 (ko) 쿼드러플뱅크 메모리 제어장치
JPH01112449A (ja) 速度変換メモリ装置
JPS59146361A (ja) デユアルポ−トメモリ制御回路
JPS626481A (ja) 可変長シフトレジスタ
JPH0554666A (ja) メモリ装置
JPH0358378A (ja) Dram制御回路
JPH0373487A (ja) 半導体記憶装置
JPH04319597A (ja) 記憶回路のための初期化設定回路