JP5313854B2 - 配線基板及び半導体装置 - Google Patents

配線基板及び半導体装置 Download PDF

Info

Publication number
JP5313854B2
JP5313854B2 JP2009287132A JP2009287132A JP5313854B2 JP 5313854 B2 JP5313854 B2 JP 5313854B2 JP 2009287132 A JP2009287132 A JP 2009287132A JP 2009287132 A JP2009287132 A JP 2009287132A JP 5313854 B2 JP5313854 B2 JP 5313854B2
Authority
JP
Japan
Prior art keywords
wiring
connection pad
layer
receiving electrode
wiring layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
JP2009287132A
Other languages
English (en)
Japanese (ja)
Other versions
JP2011129729A5 (cg-RX-API-DMAC10.html
JP2011129729A (ja
Inventor
啓 村山
昌宏 春原
晶紀 白石
秀明 坂口
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Shinko Electric Industries Co Ltd
Original Assignee
Shinko Electric Industries Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Shinko Electric Industries Co Ltd filed Critical Shinko Electric Industries Co Ltd
Priority to JP2009287132A priority Critical patent/JP5313854B2/ja
Priority to US12/958,730 priority patent/US8350390B2/en
Publication of JP2011129729A publication Critical patent/JP2011129729A/ja
Publication of JP2011129729A5 publication Critical patent/JP2011129729A5/ja
Application granted granted Critical
Publication of JP5313854B2 publication Critical patent/JP5313854B2/ja
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/11Printed elements for providing electric connections to or between printed circuits
    • H05K1/115Via connections; Lands around holes or via connections
    • H05K1/116Lands, clearance holes or other lay-out details concerning the surrounding of a via
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/11Printed elements for providing electric connections to or between printed circuits
    • H05K1/111Pads for surface mounting, e.g. lay-out
    • H05K1/112Pads for surface mounting, e.g. lay-out directly combined with via connections
    • H05K1/113Via provided in pad; Pad over filled via
    • H10W70/635
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/09654Shape and layout details of conductors covering at least two types of conductors provided for in H05K2201/09218 - H05K2201/095
    • H05K2201/09672Superposed layout, i.e. in different planes
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/09654Shape and layout details of conductors covering at least two types of conductors provided for in H05K2201/09218 - H05K2201/095
    • H05K2201/0979Redundant conductors or connections, i.e. more than one current path between two points
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/10Details of components or other objects attached to or integrated in a printed circuit board
    • H05K2201/10613Details of electrical connections of non-printed components, e.g. special leads
    • H05K2201/10621Components characterised by their electrical contacts
    • H05K2201/10674Flip chip
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/46Manufacturing multilayer circuits
    • H05K3/4602Manufacturing multilayer circuits characterized by a special circuit board as base or central core whereon additional circuit layers are built or additional circuit boards are laminated
    • H05K3/4605Manufacturing multilayer circuits characterized by a special circuit board as base or central core whereon additional circuit layers are built or additional circuit boards are laminated made from inorganic insulating material
    • H10W70/685
    • H10W74/15
    • H10W90/724
    • H10W90/734

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Production Of Multi-Layered Print Wiring Board (AREA)
  • Electric Connection Of Electric Components To Printed Circuits (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
JP2009287132A 2009-12-18 2009-12-18 配線基板及び半導体装置 Active JP5313854B2 (ja)

Priority Applications (2)

Application Number Priority Date Filing Date Title
JP2009287132A JP5313854B2 (ja) 2009-12-18 2009-12-18 配線基板及び半導体装置
US12/958,730 US8350390B2 (en) 2009-12-18 2010-12-02 Wiring substrate and semiconductor device

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP2009287132A JP5313854B2 (ja) 2009-12-18 2009-12-18 配線基板及び半導体装置

Publications (3)

Publication Number Publication Date
JP2011129729A JP2011129729A (ja) 2011-06-30
JP2011129729A5 JP2011129729A5 (cg-RX-API-DMAC10.html) 2012-10-18
JP5313854B2 true JP5313854B2 (ja) 2013-10-09

Family

ID=44149923

Family Applications (1)

Application Number Title Priority Date Filing Date
JP2009287132A Active JP5313854B2 (ja) 2009-12-18 2009-12-18 配線基板及び半導体装置

Country Status (2)

Country Link
US (1) US8350390B2 (cg-RX-API-DMAC10.html)
JP (1) JP5313854B2 (cg-RX-API-DMAC10.html)

Families Citing this family (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2012005236A1 (ja) * 2010-07-06 2012-01-12 株式会社フジクラ 積層配線基板及びその製造方法
JP5754507B2 (ja) * 2011-06-21 2015-07-29 株式会社村田製作所 回路モジュール
US8952540B2 (en) * 2011-06-30 2015-02-10 Intel Corporation In situ-built pin-grid arrays for coreless substrates, and methods of making same
US9275925B2 (en) 2013-03-12 2016-03-01 Taiwan Semiconductor Manufacturing Company, Ltd. System and method for an improved interconnect structure
JP2015173144A (ja) * 2014-03-11 2015-10-01 株式会社東芝 配線基板とそれを用いた半導体装置
TWI554174B (zh) * 2014-11-04 2016-10-11 上海兆芯集成電路有限公司 線路基板和半導體封裝結構
JP2020013917A (ja) * 2018-07-19 2020-01-23 京セラ株式会社 配線基板
JP7212802B2 (ja) * 2020-01-10 2023-01-25 住友電気工業株式会社 フレキシブルプリント配線板及びその製造方法

Family Cites Families (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TW430935B (en) * 1999-03-19 2001-04-21 Ind Tech Res Inst Frame type bonding pad structure having a low parasitic capacitance
JP4248761B2 (ja) * 2001-04-27 2009-04-02 新光電気工業株式会社 半導体パッケージ及びその製造方法並びに半導体装置
US6844631B2 (en) * 2002-03-13 2005-01-18 Freescale Semiconductor, Inc. Semiconductor device having a bond pad and method therefor
JP2003289104A (ja) * 2002-03-28 2003-10-10 Ricoh Co Ltd 半導体装置の保護回路及び半導体装置
JP3639265B2 (ja) * 2002-05-28 2005-04-20 松下電器産業株式会社 半導体装置及びその製造方法
US7138185B2 (en) * 2002-07-05 2006-11-21 Fuji Photo Film Co., Ltd. Anti-reflection film, polarizing plate and display device
JP2005101248A (ja) * 2003-09-25 2005-04-14 Seiko Epson Corp 半導体装置及びその製造方法、回路基板並びに電子機器
JP2006190771A (ja) * 2005-01-05 2006-07-20 Renesas Technology Corp 半導体装置
JP4671814B2 (ja) * 2005-09-02 2011-04-20 パナソニック株式会社 半導体装置
JP2007087975A (ja) * 2005-09-16 2007-04-05 Ricoh Co Ltd 半導体装置
JP2008112765A (ja) 2006-10-30 2008-05-15 Matsushita Electric Ind Co Ltd 半導体装置

Also Published As

Publication number Publication date
US20110147951A1 (en) 2011-06-23
US8350390B2 (en) 2013-01-08
JP2011129729A (ja) 2011-06-30

Similar Documents

Publication Publication Date Title
JP5313854B2 (ja) 配線基板及び半導体装置
JP6325605B2 (ja) 電子部品内蔵基板
JP4581768B2 (ja) 半導体装置の製造方法
JP4387231B2 (ja) キャパシタ実装配線基板及びその製造方法
US9177899B2 (en) Semiconductor package and method for fabricating base for semiconductor package
US20180102338A1 (en) Circuit board with bridge chiplets
JP5363384B2 (ja) 配線基板及びその製造方法
KR20120104387A (ko) 비아 트레이스 연결을 갖는 회로 보드 및 그 제조 방법
JP5547615B2 (ja) 配線基板、半導体装置及び配線基板の製造方法
US9301394B2 (en) Manufacturing method and electronic module with new routing possibilities
JP6316609B2 (ja) 配線基板及び半導体装置と配線基板の製造方法及び半導体装置の製造方法
TW201132265A (en) Circuit board with offset via
JP4829998B2 (ja) キャパシタ実装配線基板
JP6570924B2 (ja) 電子部品装置及びその製造方法
KR102826729B1 (ko) 반도체 장치 및 이의 제조 방법
CN104869747A (zh) 印刷布线板和印刷布线板的制造方法
JP2010206021A (ja) 電子部品実装構造体、およびその製造方法
JP2005011883A (ja) 配線基板、半導体装置および配線基板の製造方法
JP5363377B2 (ja) 配線基板及びその製造方法
CN102017137A (zh) 高速存储器封装
KR20120028008A (ko) 전자부품 내장형 인쇄회로기판 및 이의 제조 방법
KR101001638B1 (ko) 반도체 패키지
JP2004228446A (ja) プリント基板
JP2019114678A (ja) プリント配線板の製造方法
JP5789872B2 (ja) 多層配線基板

Legal Events

Date Code Title Description
A521 Request for written amendment filed

Free format text: JAPANESE INTERMEDIATE CODE: A523

Effective date: 20120903

A621 Written request for application examination

Free format text: JAPANESE INTERMEDIATE CODE: A621

Effective date: 20120903

A977 Report on retrieval

Free format text: JAPANESE INTERMEDIATE CODE: A971007

Effective date: 20130613

TRDD Decision of grant or rejection written
A01 Written decision to grant a patent or to grant a registration (utility model)

Free format text: JAPANESE INTERMEDIATE CODE: A01

Effective date: 20130625

A61 First payment of annual fees (during grant procedure)

Free format text: JAPANESE INTERMEDIATE CODE: A61

Effective date: 20130704

R150 Certificate of patent or registration of utility model

Free format text: JAPANESE INTERMEDIATE CODE: R150

Ref document number: 5313854

Country of ref document: JP

Free format text: JAPANESE INTERMEDIATE CODE: R150