JP4767946B2 - 異なるゲート誘電体を用いたnmos及びpmosトランジスタを具備する相補型金属酸化物半導体集積回路 - Google Patents
異なるゲート誘電体を用いたnmos及びpmosトランジスタを具備する相補型金属酸化物半導体集積回路 Download PDFInfo
- Publication number
- JP4767946B2 JP4767946B2 JP2007518323A JP2007518323A JP4767946B2 JP 4767946 B2 JP4767946 B2 JP 4767946B2 JP 2007518323 A JP2007518323 A JP 2007518323A JP 2007518323 A JP2007518323 A JP 2007518323A JP 4767946 B2 JP4767946 B2 JP 4767946B2
- Authority
- JP
- Japan
- Prior art keywords
- gate dielectric
- gate
- forming
- trench
- nmos
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
- 239000003989 dielectric material Substances 0.000 title claims description 14
- 239000004065 semiconductor Substances 0.000 title claims description 13
- 230000000295 complement effect Effects 0.000 title description 8
- 229910044991 metal oxide Inorganic materials 0.000 title description 7
- 150000004706 metal oxides Chemical class 0.000 title description 7
- 239000000463 material Substances 0.000 claims description 54
- 238000000034 method Methods 0.000 claims description 23
- 229910052751 metal Inorganic materials 0.000 claims description 9
- 239000002184 metal Substances 0.000 claims description 9
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 8
- 238000005530 etching Methods 0.000 claims description 5
- 235000012239 silicon dioxide Nutrition 0.000 claims description 4
- 239000000377 silicon dioxide Substances 0.000 claims description 4
- 238000000151 deposition Methods 0.000 claims description 3
- 239000000758 substrate Substances 0.000 claims description 3
- 238000000231 atomic layer deposition Methods 0.000 claims description 2
- 238000005229 chemical vapour deposition Methods 0.000 claims description 2
- 238000009792 diffusion process Methods 0.000 claims description 2
- 238000004544 sputter deposition Methods 0.000 claims description 2
- CJNBYAVZURUTKZ-UHFFFAOYSA-N hafnium(iv) oxide Chemical compound O=[Hf]=O CJNBYAVZURUTKZ-UHFFFAOYSA-N 0.000 description 14
- 238000004519 manufacturing process Methods 0.000 description 8
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 7
- 229920005591 polysilicon Polymers 0.000 description 7
- 230000015572 biosynthetic process Effects 0.000 description 4
- 239000007772 electrode material Substances 0.000 description 4
- WGTYBPLFGIVFAS-UHFFFAOYSA-M tetramethylammonium hydroxide Chemical compound [OH-].C[N+](C)(C)C WGTYBPLFGIVFAS-UHFFFAOYSA-M 0.000 description 4
- 238000005516 engineering process Methods 0.000 description 2
- 239000012212 insulator Substances 0.000 description 2
- 230000000873 masking effect Effects 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 229910021332 silicide Inorganic materials 0.000 description 2
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 2
- 239000004020 conductor Substances 0.000 description 1
- 239000012528 membrane Substances 0.000 description 1
- 150000002739 metals Chemical class 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- 238000007254 oxidation reaction Methods 0.000 description 1
- 238000000527 sonication Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823828—Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the gate conductors, e.g. particular materials, shapes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823857—Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the gate insulating layers, e.g. different gate insulating layer thicknesses, particular gate insulator materials or particular gate insulator implants
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Electrodes Of Semiconductors (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/881,055 | 2004-06-30 | ||
US10/881,055 US7060568B2 (en) | 2004-06-30 | 2004-06-30 | Using different gate dielectrics with NMOS and PMOS transistors of a complementary metal oxide semiconductor integrated circuit |
PCT/US2005/022529 WO2006012311A1 (en) | 2004-06-30 | 2005-06-24 | Using different gate dielectrics with nmos and pmos transistors of a complementary metal oxide semiconductor integrated circuit |
Publications (2)
Publication Number | Publication Date |
---|---|
JP2008504693A JP2008504693A (ja) | 2008-02-14 |
JP4767946B2 true JP4767946B2 (ja) | 2011-09-07 |
Family
ID=34981845
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP2007518323A Expired - Fee Related JP4767946B2 (ja) | 2004-06-30 | 2005-06-24 | 異なるゲート誘電体を用いたnmos及びpmosトランジスタを具備する相補型金属酸化物半導体集積回路 |
Country Status (7)
Country | Link |
---|---|
US (2) | US7060568B2 (ko) |
EP (1) | EP1761952B1 (ko) |
JP (1) | JP4767946B2 (ko) |
KR (1) | KR20070029830A (ko) |
CN (2) | CN101982874A (ko) |
TW (1) | TWI287863B (ko) |
WO (1) | WO2006012311A1 (ko) |
Families Citing this family (25)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6921691B1 (en) * | 2004-03-18 | 2005-07-26 | Infineon Technologies Ag | Transistor with dopant-bearing metal in source and drain |
US7592678B2 (en) * | 2004-06-17 | 2009-09-22 | Infineon Technologies Ag | CMOS transistors with dual high-k gate dielectric and methods of manufacture thereof |
US8178902B2 (en) | 2004-06-17 | 2012-05-15 | Infineon Technologies Ag | CMOS transistor with dual high-k gate dielectric and method of manufacture thereof |
US8399934B2 (en) * | 2004-12-20 | 2013-03-19 | Infineon Technologies Ag | Transistor device |
US7344934B2 (en) | 2004-12-06 | 2008-03-18 | Infineon Technologies Ag | CMOS transistor and method of manufacture thereof |
US7160781B2 (en) | 2005-03-21 | 2007-01-09 | Infineon Technologies Ag | Transistor device and methods of manufacture thereof |
US7361538B2 (en) * | 2005-04-14 | 2008-04-22 | Infineon Technologies Ag | Transistors and methods of manufacture thereof |
US20070052036A1 (en) * | 2005-09-02 | 2007-03-08 | Hongfa Luan | Transistors and methods of manufacture thereof |
US8188551B2 (en) * | 2005-09-30 | 2012-05-29 | Infineon Technologies Ag | Semiconductor devices and methods of manufacture thereof |
US20070052037A1 (en) * | 2005-09-02 | 2007-03-08 | Hongfa Luan | Semiconductor devices and methods of manufacture thereof |
US7462538B2 (en) * | 2005-11-15 | 2008-12-09 | Infineon Technologies Ag | Methods of manufacturing multiple gate CMOS transistors having different gate dielectric materials |
US7495290B2 (en) * | 2005-12-14 | 2009-02-24 | Infineon Technologies Ag | Semiconductor devices and methods of manufacture thereof |
US7510943B2 (en) * | 2005-12-16 | 2009-03-31 | Infineon Technologies Ag | Semiconductor devices and methods of manufacture thereof |
US20080050898A1 (en) * | 2006-08-23 | 2008-02-28 | Hongfa Luan | Semiconductor devices and methods of manufacture thereof |
TWI492367B (zh) * | 2007-12-03 | 2015-07-11 | Renesas Electronics Corp | Cmos半導體裝置之製造方法 |
JP5104373B2 (ja) * | 2008-02-14 | 2012-12-19 | 日本ゼオン株式会社 | 位相差板の製造方法 |
US20090206405A1 (en) * | 2008-02-15 | 2009-08-20 | Doyle Brian S | Fin field effect transistor structures having two dielectric thicknesses |
JP5314964B2 (ja) * | 2008-08-13 | 2013-10-16 | ルネサスエレクトロニクス株式会社 | 半導体装置の製造方法 |
KR20100082574A (ko) * | 2009-01-09 | 2010-07-19 | 삼성전자주식회사 | 씨모스 트랜지스터의 제조 방법 |
KR101634748B1 (ko) | 2009-12-08 | 2016-07-11 | 삼성전자주식회사 | 트랜지스터의 제조방법 및 그를 이용한 집적 회로의 형성방법 |
KR101692362B1 (ko) * | 2011-06-22 | 2017-01-05 | 삼성전자 주식회사 | 식각 정지 절연막을 이용한 반도체 장치의 제조 방법 |
US8586436B2 (en) * | 2012-03-20 | 2013-11-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming a variety of replacement gate types including replacement gate types on a hybrid semiconductor device |
CN104347507B (zh) * | 2013-07-24 | 2017-07-14 | 中芯国际集成电路制造(上海)有限公司 | 半导体器件的形成方法 |
US20180078091A1 (en) * | 2016-09-21 | 2018-03-22 | Matthew Chubb | Surface-Mounted Toasting Device |
US11114347B2 (en) * | 2017-06-30 | 2021-09-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Self-protective layer formed on high-k dielectric layers with different materials |
Citations (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6276666A (ja) * | 1985-09-30 | 1987-04-08 | Toshiba Corp | 相補型半導体装置 |
JPH1174369A (ja) * | 1997-06-30 | 1999-03-16 | Toshiba Corp | 半導体装置および半導体装置の製造方法 |
JPH11126829A (ja) * | 1997-08-28 | 1999-05-11 | Texas Instr Inc <Ti> | 半導体装置の製法 |
JPH11243150A (ja) * | 1998-02-24 | 1999-09-07 | Toshiba Corp | 半導体装置の製造方法 |
US5970331A (en) * | 1998-01-07 | 1999-10-19 | Advanced Micro Devices, Inc. | Method of making a plug transistor |
JP2001007338A (ja) * | 1999-06-24 | 2001-01-12 | Nec Corp | 電界効果トランジスタ及び半導体装置並びにそれらの製造方法 |
JP2002151598A (ja) * | 2000-11-16 | 2002-05-24 | Mitsubishi Electric Corp | 半導体装置およびその製造方法 |
JP2002359295A (ja) * | 2001-04-11 | 2002-12-13 | Samsung Electronics Co Ltd | デュアルゲートを有するcmos型半導体装置形成方法 |
JP2003243531A (ja) * | 2002-02-13 | 2003-08-29 | Mitsubishi Electric Corp | 半導体装置およびその製造方法 |
JP2004152995A (ja) * | 2002-10-30 | 2004-05-27 | Toshiba Corp | 半導体装置の製造方法 |
Family Cites Families (25)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3903542A (en) * | 1974-03-11 | 1975-09-02 | Westinghouse Electric Corp | Surface gate-induced conductivity modulated negative resistance semiconductor device |
US5882993A (en) * | 1996-08-19 | 1999-03-16 | Advanced Micro Devices, Inc. | Integrated circuit with differing gate oxide thickness and process for making same |
US5763922A (en) * | 1997-02-28 | 1998-06-09 | Intel Corporation | CMOS integrated circuit having PMOS and NMOS devices with different gate dielectric layers |
US6080682A (en) * | 1997-12-18 | 2000-06-27 | Advanced Micro Devices, Inc. | Methodology for achieving dual gate oxide thicknesses |
US6165849A (en) * | 1998-12-04 | 2000-12-26 | Advanced Micro Devices, Inc. | Method of manufacturing mosfet with differential gate oxide thickness on the same IC chip |
JP4237332B2 (ja) * | 1999-04-30 | 2009-03-11 | 株式会社東芝 | 半導体装置の製造方法 |
US6171910B1 (en) * | 1999-07-21 | 2001-01-09 | Motorola Inc. | Method for forming a semiconductor device |
US6339001B1 (en) * | 2000-06-16 | 2002-01-15 | International Business Machines Corporation | Formulation of multiple gate oxides thicknesses without exposing gate oxide or silicon surface to photoresist |
US6228721B1 (en) * | 2000-06-26 | 2001-05-08 | Advanced Micro Devices, Inc. | Fabrication of metal oxide structures with different thicknesses on a semiconductor substrate |
US6303418B1 (en) * | 2000-06-30 | 2001-10-16 | Chartered Semiconductor Manufacturing Ltd. | Method of fabricating CMOS devices featuring dual gate structures and a high dielectric constant gate insulator layer |
US20020072168A1 (en) * | 2000-11-30 | 2002-06-13 | Horng-Huei Tseng | Method of fabricating CMOS with different gate dielectric layers |
US6423647B1 (en) * | 2000-12-11 | 2002-07-23 | Advanced Micro Devices, Inc. | Formation of dielectric regions of different thicknesses at selective location areas during laser thermal processes |
JP4895430B2 (ja) * | 2001-03-22 | 2012-03-14 | ルネサスエレクトロニクス株式会社 | 半導体装置及び半導体装置の製造方法 |
US6872627B2 (en) * | 2001-07-16 | 2005-03-29 | Taiwan Semiconductor Manufacturing Company | Selective formation of metal gate for dual gate oxide application |
US6458695B1 (en) * | 2001-10-18 | 2002-10-01 | Chartered Semiconductor Manufacturing Ltd. | Methods to form dual metal gates by incorporating metals and their conductive oxides |
US6653698B2 (en) * | 2001-12-20 | 2003-11-25 | International Business Machines Corporation | Integration of dual workfunction metal gate CMOS devices |
US6563183B1 (en) * | 2001-12-31 | 2003-05-13 | Advanced Micro Devices, Inc. | Gate array with multiple dielectric properties and method for forming same |
US6528858B1 (en) * | 2002-01-11 | 2003-03-04 | Advanced Micro Devices, Inc. | MOSFETs with differing gate dielectrics and method of formation |
JP2003309188A (ja) | 2002-04-15 | 2003-10-31 | Nec Corp | 半導体装置およびその製造方法 |
JP2003347420A (ja) * | 2002-05-23 | 2003-12-05 | Nec Electronics Corp | 半導体装置及びその製造方法 |
US20040029321A1 (en) | 2002-08-07 | 2004-02-12 | Chartered Semiconductor Manufacturing Ltd. | Method for forming gate insulating layer having multiple dielectric constants and multiple equivalent oxide thicknesses |
US6858483B2 (en) * | 2002-12-20 | 2005-02-22 | Intel Corporation | Integrating n-type and p-type metal gate transistors |
JP4398702B2 (ja) * | 2003-11-06 | 2010-01-13 | フジノン株式会社 | プロジェクタ |
US7160767B2 (en) * | 2003-12-18 | 2007-01-09 | Intel Corporation | Method for making a semiconductor device that includes a metal gate electrode |
US6887800B1 (en) | 2004-06-04 | 2005-05-03 | Intel Corporation | Method for making a semiconductor device with a high-k gate dielectric and metal layers that meet at a P/N junction |
-
2004
- 2004-06-30 US US10/881,055 patent/US7060568B2/en not_active Expired - Fee Related
-
2005
- 2005-06-24 CN CN2010102864950A patent/CN101982874A/zh active Pending
- 2005-06-24 CN CN2005800211389A patent/CN1973368B/zh not_active Expired - Fee Related
- 2005-06-24 WO PCT/US2005/022529 patent/WO2006012311A1/en active Application Filing
- 2005-06-24 EP EP05767666A patent/EP1761952B1/en not_active Not-in-force
- 2005-06-24 JP JP2007518323A patent/JP4767946B2/ja not_active Expired - Fee Related
- 2005-06-24 KR KR1020077002322A patent/KR20070029830A/ko active Search and Examination
- 2005-06-27 TW TW094121499A patent/TWI287863B/zh not_active IP Right Cessation
-
2006
- 2006-05-05 US US11/418,577 patent/US20060214237A1/en not_active Abandoned
Patent Citations (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6276666A (ja) * | 1985-09-30 | 1987-04-08 | Toshiba Corp | 相補型半導体装置 |
JPH1174369A (ja) * | 1997-06-30 | 1999-03-16 | Toshiba Corp | 半導体装置および半導体装置の製造方法 |
JPH11126829A (ja) * | 1997-08-28 | 1999-05-11 | Texas Instr Inc <Ti> | 半導体装置の製法 |
US5970331A (en) * | 1998-01-07 | 1999-10-19 | Advanced Micro Devices, Inc. | Method of making a plug transistor |
JPH11243150A (ja) * | 1998-02-24 | 1999-09-07 | Toshiba Corp | 半導体装置の製造方法 |
JP2001007338A (ja) * | 1999-06-24 | 2001-01-12 | Nec Corp | 電界効果トランジスタ及び半導体装置並びにそれらの製造方法 |
JP2002151598A (ja) * | 2000-11-16 | 2002-05-24 | Mitsubishi Electric Corp | 半導体装置およびその製造方法 |
JP2002359295A (ja) * | 2001-04-11 | 2002-12-13 | Samsung Electronics Co Ltd | デュアルゲートを有するcmos型半導体装置形成方法 |
JP2003243531A (ja) * | 2002-02-13 | 2003-08-29 | Mitsubishi Electric Corp | 半導体装置およびその製造方法 |
JP2004152995A (ja) * | 2002-10-30 | 2004-05-27 | Toshiba Corp | 半導体装置の製造方法 |
Also Published As
Publication number | Publication date |
---|---|
TW200605303A (en) | 2006-02-01 |
WO2006012311A1 (en) | 2006-02-02 |
JP2008504693A (ja) | 2008-02-14 |
EP1761952B1 (en) | 2012-10-24 |
KR20070029830A (ko) | 2007-03-14 |
US20060001106A1 (en) | 2006-01-05 |
CN1973368B (zh) | 2010-11-17 |
US7060568B2 (en) | 2006-06-13 |
EP1761952A1 (en) | 2007-03-14 |
CN101982874A (zh) | 2011-03-02 |
TWI287863B (en) | 2007-10-01 |
CN1973368A (zh) | 2007-05-30 |
US20060214237A1 (en) | 2006-09-28 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP4767946B2 (ja) | 異なるゲート誘電体を用いたnmos及びpmosトランジスタを具備する相補型金属酸化物半導体集積回路 | |
JP5582582B2 (ja) | SiGeチャネルを有するデュアル高K酸化物 | |
US8129235B2 (en) | Method of fabricating two-step self-aligned contact | |
JP4854245B2 (ja) | 半導体装置の製造方法 | |
US8735999B2 (en) | Semiconductor device | |
US7399690B2 (en) | Methods of fabricating semiconductor devices and structures thereof | |
US7858484B2 (en) | Semiconductor device and method for producing the same | |
JP2008527692A (ja) | リセス型ソース/ドレイン領域をsoiウェハに含む半導体形成プロセス | |
US8247850B2 (en) | Dual interlayer dielectric stressor integration with a sacrificial underlayer film stack | |
JP2007165558A (ja) | 半導体装置およびその製造方法 | |
JP2010021239A (ja) | 半導体装置の製造方法及び半導体装置 | |
JP2008091536A (ja) | 半導体装置及びその製造方法 | |
CN102956459B (zh) | 半导体器件及其制造方法 | |
JP5203905B2 (ja) | 半導体装置およびその製造方法 | |
JP2007036116A (ja) | 半導体装置の製造方法 | |
JP2006135304A (ja) | 周辺領域のmosfet素子の製造方法 | |
JP2008210874A (ja) | 半導体装置の製造方法 | |
JP2008021935A (ja) | 電子デバイス及びその製造方法 | |
JP2008034751A (ja) | 半導体装置及びその製造方法 | |
US20070254425A1 (en) | Methods of fabricating a semiconductor device | |
CN112563130A (zh) | 一种金属栅器件的制备方法 | |
JP5534407B2 (ja) | 金属電極を有する半導体素子の形成、及び半導体素子の構造 | |
CN109148299B (zh) | 半导体装置及其制造方法 | |
US20220384615A1 (en) | Method for manufacturing metal gate | |
KR100661229B1 (ko) | 반도체 소자의 핀형 트랜지스터 제조 방법 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20100810 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20101025 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20110111 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20110408 |
|
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20110517 |
|
A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20110615 |
|
R150 | Certificate of patent or registration of utility model |
Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20140624 Year of fee payment: 3 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
LAPS | Cancellation because of no payment of annual fees |