DE69528962T2 - Verbesserte isolierung zwischen diffusions-leitungen in einem speicherfeld - Google Patents

Verbesserte isolierung zwischen diffusions-leitungen in einem speicherfeld

Info

Publication number
DE69528962T2
DE69528962T2 DE69528962T DE69528962T DE69528962T2 DE 69528962 T2 DE69528962 T2 DE 69528962T2 DE 69528962 T DE69528962 T DE 69528962T DE 69528962 T DE69528962 T DE 69528962T DE 69528962 T2 DE69528962 T2 DE 69528962T2
Authority
DE
Germany
Prior art keywords
strips
polysilicon layer
layer
polysilicon
nitride
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
DE69528962T
Other languages
English (en)
Other versions
DE69528962D1 (de
Inventor
Tong-Chern Ong
N Tang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Intel Corp
Original Assignee
Intel Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Intel Corp filed Critical Intel Corp
Publication of DE69528962D1 publication Critical patent/DE69528962D1/de
Application granted granted Critical
Publication of DE69528962T2 publication Critical patent/DE69528962T2/de
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/76202Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO
    • H01L21/76205Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO in a region being recessed from the surface, e.g. in a recess, groove, tub or trench region
    • H01L21/7621Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO in a region being recessed from the surface, e.g. in a recess, groove, tub or trench region the recessed region having a shape other than rectangular, e.g. rounded or oblique shape
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/76202Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO
    • H01L21/76213Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO introducing electrical inactive or active impurities in the local oxidation region, e.g. to alter LOCOS oxide growth characteristics or for additional isolation purpose
    • H01L21/76216Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO introducing electrical inactive or active impurities in the local oxidation region, e.g. to alter LOCOS oxide growth characteristics or for additional isolation purpose introducing electrical active impurities in the local oxidation region for the sole purpose of creating channel stoppers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/76202Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO
    • H01L21/76221Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO with a plurality of successive local oxidation steps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
    • H01L27/10Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
    • H01L27/105Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration including field-effect components
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/30Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Manufacturing & Machinery (AREA)
  • Semiconductor Memories (AREA)
  • Non-Volatile Memory (AREA)
  • Thermal Insulation (AREA)
  • Building Environments (AREA)
DE69528962T 1994-09-30 1995-09-13 Verbesserte isolierung zwischen diffusions-leitungen in einem speicherfeld Expired - Lifetime DE69528962T2 (de)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US08/315,876 US5466624A (en) 1994-09-30 1994-09-30 Isolation between diffusion lines in a memory array
PCT/US1995/011563 WO1996010840A1 (en) 1994-09-30 1995-09-13 Improved isolation between diffusion lines in a memory array

Publications (2)

Publication Number Publication Date
DE69528962D1 DE69528962D1 (de) 2003-01-09
DE69528962T2 true DE69528962T2 (de) 2003-08-28

Family

ID=23226447

Family Applications (1)

Application Number Title Priority Date Filing Date
DE69528962T Expired - Lifetime DE69528962T2 (de) 1994-09-30 1995-09-13 Verbesserte isolierung zwischen diffusions-leitungen in einem speicherfeld

Country Status (7)

Country Link
US (1) US5466624A (de)
EP (1) EP0731983B1 (de)
AT (1) ATE228719T1 (de)
AU (1) AU696107B2 (de)
DE (1) DE69528962T2 (de)
TW (1) TW282581B (de)
WO (1) WO1996010840A1 (de)

Families Citing this family (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3159850B2 (ja) * 1993-11-08 2001-04-23 シャープ株式会社 不揮発性半導体記憶装置及びその製造方法
JP3445660B2 (ja) * 1994-07-08 2003-09-08 新日本製鐵株式会社 不揮発性半導体記憶装置及びその製造方法
US5536670A (en) * 1994-08-09 1996-07-16 United Microelectronics Corporation Process for making a buried bit line memory cell
JPH09293842A (ja) * 1996-04-26 1997-11-11 Ricoh Co Ltd 半導体記憶装置の製造方法
TW351859B (en) * 1996-06-29 1999-02-01 United Microelectronics Corp Method for fabrication high density masked ROM
DE19704503C1 (de) * 1997-02-06 1998-04-09 Siemens Ag Steckverbindung für einen Stapel kartenförmiger Datenträgeranordnungen
US5895241A (en) * 1997-03-28 1999-04-20 Lu; Tao Cheng Method for fabricating a cell structure for mask ROM
US5976927A (en) * 1998-04-10 1999-11-02 Taiwan Semiconductor Manufacturing Company, Ltd. Two mask method for reducing field oxide encroachment in memory arrays
US6133097A (en) * 1998-08-14 2000-10-17 Taiwan Semiconductor Manufacturing Company Method for forming mirror image split gate flash memory devices by forming a central source line slot
KR100317492B1 (ko) * 1999-12-28 2001-12-24 박종섭 플래쉬 메모리 소자의 코드저장 셀
DE10332095B3 (de) * 2003-07-15 2005-01-20 Infineon Technologies Ag Halbleiterspeicher mit Charge-trapping-Speicherzellen
IT1401729B1 (it) * 2010-06-17 2013-08-02 St Microelectronics Srl Procedimento per la fabbricazione di dispositivi integrati di potenza con corrugazioni superficiali e dispositivo integrato di potenza con corrugazioni superficiali

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4151021A (en) * 1977-01-26 1979-04-24 Texas Instruments Incorporated Method of making a high density floating gate electrically programmable ROM
US4506437A (en) * 1978-05-26 1985-03-26 Rockwell International Corporation Process for and structure of high density VLSI circuits, having self-aligned gates and contacts for FET devices and conducting lines
JPH0797606B2 (ja) * 1986-10-22 1995-10-18 株式会社日立製作所 半導体集積回路装置の製造方法
IT1228720B (it) * 1989-03-15 1991-07-03 Sgs Thomson Microelectronics Matrice a tovaglia di celle di memoria eprom con giunzioni sepolte, accessibili singolarmente mediante decodifica tradizionale.
IT1236980B (it) * 1989-12-22 1993-05-12 Sgs Thomson Microelectronics Cella di memoria eprom non volatile a gate divisa e processo ad isolamento di campo autoallineato per l'ottenimento della cella suddetta
US5075245A (en) * 1990-08-03 1991-12-24 Intel Corporation Method for improving erase characteristics of buried bit line flash EPROM devices without using sacrificial oxide growth and removal steps
US5102814A (en) * 1990-11-02 1992-04-07 Intel Corporation Method for improving device scalability of buried bit line flash EPROM devices having short reoxidation beaks and shallower junctions
US5120671A (en) * 1990-11-29 1992-06-09 Intel Corporation Process for self aligning a source region with a field oxide region and a polysilicon gate

Also Published As

Publication number Publication date
EP0731983A4 (de) 1997-11-26
ATE228719T1 (de) 2002-12-15
AU3510995A (en) 1996-04-26
EP0731983B1 (de) 2002-11-27
TW282581B (de) 1996-08-01
DE69528962D1 (de) 2003-01-09
WO1996010840A1 (en) 1996-04-11
AU696107B2 (en) 1998-09-03
US5466624A (en) 1995-11-14
EP0731983A1 (de) 1996-09-18

Similar Documents

Publication Publication Date Title
US6706594B2 (en) Optimized flash memory cell
US5017515A (en) Process for minimizing lateral distance between elements in an integrated circuit by using sidewall spacers
JPH0475390A (ja) 半導体記憶装置
JPH06224440A (ja) Mos電界効果型トランジスタ及び不揮発性半導体記憶装置
DE69528962D1 (de) Verbesserte isolierung zwischen diffusions-leitungen in einem speicherfeld
KR970072450A (ko) 플래쉬 메모리 및 이의 제조방법
US4719184A (en) Process for the fabrication of integrated structures including nonvolatile memory cells with layers of self-aligned silicon and associated transistors
TW363270B (en) Buried bit line DRAM cell and manufacturing method thereof
KR100231962B1 (ko) 비트라인 사이의 리치스루우 및 비트라인의 인터럽션에 대한 면역성을 제공하는 고밀도로 적층된 분할 게이트 eprom 셀
US4317690A (en) Self-aligned double polysilicon MOS fabrication
KR970063754A (ko) 플래쉬 이이피롬 셀 제조 방법
KR960012530A (ko) 플래쉬 이이피롬 셀 형성방법
KR970054236A (ko) 플래쉬 메모리 소자 및 그 제조방법
JPH04349670A (ja) 不揮発性半導体記憶装置の製造方法
US6194271B1 (en) Method for fabricating flash memory
JP2833030B2 (ja) 不揮発性半導体装置の製造方法
KR100281139B1 (ko) 비휘발성 메모리소자 및 그의 제조방법
KR970013338A (ko) 불휘발성 메모리 장치 및 그 제조 방법
KR0135234B1 (ko) 비휘발성 기억소자 제조방법
JP2611535B2 (ja) 不揮発性半導体記憶装置の製造方法
KR0124648B1 (ko) 플레쉬 이이피롬(eeprom)셀의 구조 및 제조방법
KR0124647B1 (ko) 반도체 메모리장치 및 그 제조방법
KR960026771A (ko) 비휘발성 메모리 소자 제조방법
KR930017190A (ko) 반도체 기억장치 및 그의 제조방법
KR980006268A (ko) 강유전체 트랜지스터 스토리지 셀로 형성된 반도체 메모리장치 및 그 제조방법

Legal Events

Date Code Title Description
8364 No opposition during term of opposition