DE3588127D1 - Halbleiteranordnung mit einer dielektrischen Schicht - Google Patents
Halbleiteranordnung mit einer dielektrischen SchichtInfo
- Publication number
- DE3588127D1 DE3588127D1 DE3588127T DE3588127T DE3588127D1 DE 3588127 D1 DE3588127 D1 DE 3588127D1 DE 3588127 T DE3588127 T DE 3588127T DE 3588127 T DE3588127 T DE 3588127T DE 3588127 D1 DE3588127 D1 DE 3588127D1
- Authority
- DE
- Germany
- Prior art keywords
- dielectric layer
- asg
- over
- semiconductor arrangement
- semiconductors
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
- 239000004065 semiconductor Substances 0.000 title abstract 3
- 238000000576 coating method Methods 0.000 abstract 2
- 239000011521 glass Substances 0.000 abstract 2
- BLRPTPMANUNPDV-UHFFFAOYSA-N Silane Chemical compound [SiH4] BLRPTPMANUNPDV-UHFFFAOYSA-N 0.000 abstract 1
- 238000000637 aluminium metallisation Methods 0.000 abstract 1
- RBFQJDQYXXHULB-UHFFFAOYSA-N arsane Chemical compound [AsH3] RBFQJDQYXXHULB-UHFFFAOYSA-N 0.000 abstract 1
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 abstract 1
- 238000006243 chemical reaction Methods 0.000 abstract 1
- 238000001465 metallisation Methods 0.000 abstract 1
- 238000000034 method Methods 0.000 abstract 1
- 229910052760 oxygen Inorganic materials 0.000 abstract 1
- 239000001301 oxygen Substances 0.000 abstract 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 abstract 1
- 229920005591 polysilicon Polymers 0.000 abstract 1
- 229910000077 silane Inorganic materials 0.000 abstract 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02123—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
- H01L21/02126—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material containing Si, O, and at least one of H, N, C, F, or other non-metal elements, e.g. SiOC, SiOC:H or SiONC
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02205—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition
- H01L21/02208—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si
- H01L21/02211—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si the compound being a silane, e.g. disilane, methylsilane or chlorosilane
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/0226—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
- H01L21/02263—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
- H01L21/02271—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/314—Inorganic layers
- H01L21/316—Inorganic layers composed of oxides or glassy oxides or oxide based glass
- H01L21/31604—Deposition from a gas or vapour
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/29—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the material, e.g. carbon
- H01L23/291—Oxides or nitrides or carbides, e.g. ceramics, glass
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3157—Partial encapsulation or coating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/5329—Insulating materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02123—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
- H01L21/02126—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material containing Si, O, and at least one of H, N, C, F, or other non-metal elements, e.g. SiOC, SiOC:H or SiONC
- H01L21/02129—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material containing Si, O, and at least one of H, N, C, F, or other non-metal elements, e.g. SiOC, SiOC:H or SiONC the material being boron or phosphorus doped silicon oxides, e.g. BPSG, BSG or PSG
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/0226—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
- H01L21/02263—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
- H01L21/02271—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
- H01L21/02274—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition in the presence of a plasma [PECVD]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Chemical & Material Sciences (AREA)
- Ceramic Engineering (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Formation Of Insulating Films (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Thin Film Transistor (AREA)
- Semiconductor Integrated Circuits (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Mechanical Treatment Of Semiconductor (AREA)
- Element Separation (AREA)
- Crystals, And After-Treatments Of Crystals (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
GB848401250A GB8401250D0 (en) | 1984-01-18 | 1984-01-18 | Semiconductor fabrication |
Publications (2)
Publication Number | Publication Date |
---|---|
DE3588127D1 true DE3588127D1 (de) | 1996-11-21 |
DE3588127T2 DE3588127T2 (de) | 1997-02-27 |
Family
ID=10555133
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
DE3588127T Expired - Fee Related DE3588127T2 (de) | 1984-01-18 | 1985-01-10 | Halbleiteranordnung mit einer dielektrischen Schicht |
Country Status (8)
Country | Link |
---|---|
US (2) | US4731346A (de) |
EP (1) | EP0150088B1 (de) |
JP (1) | JPH079903B2 (de) |
AT (1) | ATE144350T1 (de) |
CA (1) | CA1266805A (de) |
DE (1) | DE3588127T2 (de) |
GB (1) | GB8401250D0 (de) |
IE (1) | IE56660B1 (de) |
Families Citing this family (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2623812B2 (ja) * | 1989-01-25 | 1997-06-25 | 日本電気株式会社 | 半導体装置の製造方法 |
US5034801A (en) * | 1989-07-31 | 1991-07-23 | W. L. Gore & Associates, Inc. | Intergrated circuit element having a planar, solvent-free dielectric layer |
US5285102A (en) * | 1991-07-25 | 1994-02-08 | Texas Instruments Incorporated | Method of forming a planarized insulation layer |
DE69311184T2 (de) * | 1992-03-27 | 1997-09-18 | Matsushita Electric Ind Co Ltd | Halbleitervorrichtung samt Herstellungsverfahren |
EP0564136B1 (de) * | 1992-03-31 | 1998-06-03 | STMicroelectronics, Inc. | Planarisierungsverfahren von einer integrierten Schaltung |
US5500557A (en) * | 1992-04-30 | 1996-03-19 | Sgs-Thomson Microelectronics, Inc. | Structure and method for fabricating integrated circuits |
US5479042A (en) * | 1993-02-01 | 1995-12-26 | Brooktree Corporation | Micromachined relay and method of forming the relay |
JP2934565B2 (ja) * | 1993-05-21 | 1999-08-16 | 三菱電機株式会社 | 半導体製造装置及び半導体製造方法 |
JPH0845936A (ja) * | 1994-05-31 | 1996-02-16 | Texas Instr Inc <Ti> | ダミーリードを用いた高速lsi半導体装置およびその信頼性改善方法 |
US5559052A (en) * | 1994-12-29 | 1996-09-24 | Lucent Technologies Inc. | Integrated circuit fabrication with interlevel dielectric |
US5817571A (en) * | 1996-06-10 | 1998-10-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Multilayer interlevel dielectrics using phosphorus-doped glass |
US6194301B1 (en) | 1999-07-12 | 2001-02-27 | International Business Machines Corporation | Method of fabricating an integrated circuit of logic and memory using damascene gate structure |
US7270940B2 (en) * | 2002-12-18 | 2007-09-18 | International Business Machines Corporation | Method of structuring of a substrate |
Family Cites Families (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3925572A (en) * | 1972-10-12 | 1975-12-09 | Ncr Co | Multilevel conductor structure and method |
JPS6032974B2 (ja) * | 1977-03-16 | 1985-07-31 | 株式会社日立製作所 | 半導体装置の製造方法 |
JPS5534444A (en) * | 1978-08-31 | 1980-03-11 | Fujitsu Ltd | Preparation of semiconductor device |
JPS5544713A (en) * | 1978-09-26 | 1980-03-29 | Toshiba Corp | Semiconductor device |
DE2936724A1 (de) * | 1978-09-11 | 1980-03-20 | Tokyo Shibaura Electric Co | Halbleitervorrichtung und verfahren zu ihrer herstellung |
US4355454A (en) * | 1979-09-05 | 1982-10-26 | Texas Instruments Incorporated | Coating device with As2 -O3 -SiO2 |
US4319260A (en) * | 1979-09-05 | 1982-03-09 | Texas Instruments Incorporated | Multilevel interconnect system for high density silicon gate field effect transistors |
JPS56150830A (en) * | 1980-04-25 | 1981-11-21 | Hitachi Ltd | Semiconductor device |
JPS59174544A (ja) * | 1983-03-25 | 1984-10-03 | Nippon Electric Glass Co Ltd | 半導体被覆用ガラス |
JPH0630355B2 (ja) * | 1983-05-16 | 1994-04-20 | ソニー株式会社 | 半導体装置 |
US4535528A (en) * | 1983-12-02 | 1985-08-20 | Hewlett-Packard Company | Method for improving reflow of phosphosilicate glass by arsenic implantation |
US4548671A (en) * | 1984-07-23 | 1985-10-22 | Rca Corporation | Method of making a charge-coupled device imager which includes an array of Schottky-barrier detectors |
-
1984
- 1984-01-18 GB GB848401250A patent/GB8401250D0/en active Pending
-
1985
- 1985-01-10 DE DE3588127T patent/DE3588127T2/de not_active Expired - Fee Related
- 1985-01-10 EP EP85300172A patent/EP0150088B1/de not_active Expired - Lifetime
- 1985-01-10 AT AT85300172T patent/ATE144350T1/de not_active IP Right Cessation
- 1985-01-11 CA CA000471951A patent/CA1266805A/en not_active Expired - Fee Related
- 1985-01-16 US US06/691,819 patent/US4731346A/en not_active Expired - Lifetime
- 1985-01-17 IE IE104/85A patent/IE56660B1/en not_active IP Right Cessation
- 1985-01-18 JP JP60007309A patent/JPH079903B2/ja not_active Expired - Lifetime
-
1990
- 1990-09-12 US US07/582,114 patent/US5130782A/en not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
GB8401250D0 (en) | 1984-02-22 |
IE56660B1 (en) | 1991-10-23 |
CA1266805A (en) | 1990-03-20 |
EP0150088B1 (de) | 1996-10-16 |
US5130782A (en) | 1992-07-14 |
JPH079903B2 (ja) | 1995-02-01 |
ATE144350T1 (de) | 1996-11-15 |
US4731346A (en) | 1988-03-15 |
IE850104L (en) | 1985-07-18 |
EP0150088A2 (de) | 1985-07-31 |
JPS60246642A (ja) | 1985-12-06 |
EP0150088A3 (de) | 1985-08-28 |
DE3588127T2 (de) | 1997-02-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
DE3588127D1 (de) | Halbleiteranordnung mit einer dielektrischen Schicht | |
EP0241729A3 (de) | Unberandete Kontaktlochverbindung mit dielektrischer Ätzsperre | |
EP0189486A4 (de) | Verfahren zur herstellung von bipolaren halbleiteranordnungen. | |
DE68923894D1 (de) | Halbleitersubstrat mit dielektrischer Isolierung. | |
DE3766890D1 (de) | Methode zur herstellung eines halbleiterbauelements mit gutem ohmischen kontakt zwischen einer vielzahl von verdrahtungsebenen. | |
DE3777603D1 (de) | Verfahren zur herstellung einer halbleiteranordnung mit einem halbleitersubstrat, das feldoxidzonen an seiner oberflaeche enthaelt. | |
DE3784757D1 (de) | Metallisierte halbleiteranordnung mit einer zwischenschicht. | |
DE3682573D1 (de) | Isolierende schicht fuer halbleiter, herstellung dieser schicht und fluessige zusammensetzung fuer die herstellung dieser schicht. | |
DE3581919D1 (de) | Verfahren zur herstellung von halbleiterbauelementen mit einer sauerstoff enthaltenden polykristallinen siliciumschicht. | |
DE3789393D1 (de) | Herstellungsverfahren von Halbleiter-Scheiben. | |
JPS57100748A (en) | Manufacture of semiconductor device | |
CA2018976A1 (en) | Doping procedures for semiconductor devices | |
JPS57183052A (en) | Semiconductor | |
KR900014630A (ko) | 알루미늄 표면 처리방법 | |
JPS5731155A (en) | Manufacture of semiconductor device | |
EP0286097A3 (de) | Verfahren zur Herstellung von Siliziumdioxid-Glasschichten | |
JPS57196585A (en) | Manufacture of high-speed mesa type semiconductor device | |
JPS57116347A (en) | Photoconductive material | |
JPS54159886A (en) | Production of semiconductor device | |
JPS5556660A (en) | Manufacture of charge-coupled device | |
GB1246456A (en) | Semiconductor device and method of manufacturing same | |
GB1357210A (en) | Method of manufacturing semiconductor devices | |
JPS55145356A (en) | Fabricating method of semiconductor device | |
JPS56146254A (en) | Manufacture of semiconductor device | |
JPS56116641A (en) | Manufacture of semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
8364 | No opposition during term of opposition | ||
8339 | Ceased/non-payment of the annual fee |