DE2644939A1 - Aetzverfahren zum abflachen eines siliciumsubstrats - Google Patents
Aetzverfahren zum abflachen eines siliciumsubstratsInfo
- Publication number
- DE2644939A1 DE2644939A1 DE19762644939 DE2644939A DE2644939A1 DE 2644939 A1 DE2644939 A1 DE 2644939A1 DE 19762644939 DE19762644939 DE 19762644939 DE 2644939 A DE2644939 A DE 2644939A DE 2644939 A1 DE2644939 A1 DE 2644939A1
- Authority
- DE
- Germany
- Prior art keywords
- silicon layer
- substrate
- epitaxial
- epitaxial silicon
- layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Ceased
Links
Classifications
-
- H10P50/644—
-
- H10W10/031—
-
- H10W10/30—
-
- H10W15/00—
-
- H10W15/01—
Landscapes
- Weting (AREA)
- Element Separation (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP50119768A JPS5244173A (en) | 1975-10-06 | 1975-10-06 | Method of flat etching of silicon substrate |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| DE2644939A1 true DE2644939A1 (de) | 1977-05-05 |
Family
ID=14769701
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| DE19762644939 Ceased DE2644939A1 (de) | 1975-10-06 | 1976-10-05 | Aetzverfahren zum abflachen eines siliciumsubstrats |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US4056413A (cg-RX-API-DMAC10.html) |
| JP (1) | JPS5244173A (cg-RX-API-DMAC10.html) |
| DE (1) | DE2644939A1 (cg-RX-API-DMAC10.html) |
| NL (1) | NL7610971A (cg-RX-API-DMAC10.html) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP0445649A3 (en) * | 1990-02-27 | 1996-03-06 | Oki Electric Ind Co Ltd | Process for producing a semiconductor substrate having therein isolated semiconductor regions |
Families Citing this family (27)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4187125A (en) * | 1976-12-27 | 1980-02-05 | Raytheon Company | Method for manufacturing semiconductor structures by anisotropic and isotropic etching |
| CA1090006A (en) * | 1976-12-27 | 1980-11-18 | Wolfgang M. Feist | Semiconductor structures and methods for manufacturing such structures |
| US4278987A (en) * | 1977-10-17 | 1981-07-14 | Hitachi, Ltd. | Junction isolated IC with thick EPI portion having sides at least 20 degrees from (110) orientations |
| US4200968A (en) * | 1978-08-09 | 1980-05-06 | Harris Corporation | VMOS transistor and method of fabrication |
| US4178197A (en) * | 1979-03-05 | 1979-12-11 | International Business Machines Corporation | Formation of epitaxial tunnels utilizing oriented growth techniques |
| US4251300A (en) * | 1979-05-14 | 1981-02-17 | Fairchild Camera And Instrument Corporation | Method for forming shaped buried layers in semiconductor devices utilizing etching, epitaxial deposition and oxide formation |
| JPS55160443A (en) * | 1979-05-22 | 1980-12-13 | Semiconductor Res Found | Manufacture of semiconductor integrated circuit device |
| US4255212A (en) * | 1979-07-02 | 1981-03-10 | The Regents Of The University Of California | Method of fabricating photovoltaic cells |
| US4255229A (en) * | 1979-08-14 | 1981-03-10 | Harris Corporation | Method of reworking PROMS |
| US4272302A (en) * | 1979-09-05 | 1981-06-09 | The United States Of America As Represented By The Administrator Of The National Aeronautics And Space Administration | Method of making V-MOS field effect transistors utilizing a two-step anisotropic etching and ion implantation |
| JPS5824018B2 (ja) * | 1979-12-21 | 1983-05-18 | 富士通株式会社 | バイポ−ラicの製造方法 |
| US4408386A (en) * | 1980-12-12 | 1983-10-11 | Oki Electric Industry Co., Ltd. | Method of manufacturing semiconductor integrated circuit devices |
| JPS6342763Y2 (cg-RX-API-DMAC10.html) * | 1981-02-12 | 1988-11-09 | ||
| JPS6342620Y2 (cg-RX-API-DMAC10.html) * | 1981-02-12 | 1988-11-08 | ||
| JPS57204133A (en) * | 1981-06-10 | 1982-12-14 | Hitachi Ltd | Manufacture of semiconductor integrated circuit |
| JPS5953241A (ja) * | 1982-09-21 | 1984-03-27 | Iseki & Co Ltd | 農作物収穫機の伴走車 |
| JPS5978555A (ja) * | 1982-10-27 | 1984-05-07 | Toshiba Corp | 半導体装置 |
| US4571818A (en) * | 1983-09-29 | 1986-02-25 | At&T Bell Laboratories | Isolation process for high-voltage semiconductor devices |
| US4636269A (en) * | 1983-11-18 | 1987-01-13 | Motorola Inc. | Epitaxially isolated semiconductor device process utilizing etch and refill technique |
| US4660278A (en) * | 1985-06-26 | 1987-04-28 | Texas Instruments Incorporated | Process of making IC isolation structure |
| US4812199A (en) * | 1987-12-21 | 1989-03-14 | Ford Motor Company | Rectilinearly deflectable element fabricated from a single wafer |
| US5059544A (en) * | 1988-07-14 | 1991-10-22 | International Business Machines Corp. | Method of forming bipolar transistor having self-aligned emitter-base using selective and non-selective epitaxy |
| US5589083A (en) * | 1993-12-11 | 1996-12-31 | Electronics And Telecommunications Research Institute | Method of manufacturing microstructure by the anisotropic etching and bonding of substrates |
| TW200411759A (en) * | 2002-09-18 | 2004-07-01 | Memc Electronic Materials | Process for etching silicon wafers |
| US20060276008A1 (en) * | 2005-06-02 | 2006-12-07 | Vesa-Pekka Lempinen | Thinning |
| US9142643B2 (en) * | 2012-11-15 | 2015-09-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for forming epitaxial feature |
| KR20160029005A (ko) * | 2013-06-28 | 2016-03-14 | 인텔 코포레이션 | III-N 에피택시를 위한 Si (100) 웨이퍼들 상의 Si (111) 평면들을 가진 나노구조들 및 나노피처들 |
Family Cites Families (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| GB1079430A (en) * | 1965-05-06 | 1967-08-16 | Maxbo Ab | A method and apparatus for heat sealing or cutting thermoplastic material |
| US3426254A (en) * | 1965-06-21 | 1969-02-04 | Sprague Electric Co | Transistors and method of manufacturing the same |
| US3486892A (en) * | 1966-01-13 | 1969-12-30 | Raytheon Co | Preferential etching technique |
| US3728166A (en) * | 1967-01-11 | 1973-04-17 | Ibm | Semiconductor device fabrication method and product thereby |
| US3664894A (en) * | 1970-02-24 | 1972-05-23 | Rca Corp | Method of manufacturing semiconductor devices having high planar junction breakdown voltage |
| US3755012A (en) * | 1971-03-19 | 1973-08-28 | Motorola Inc | Controlled anisotropic etching process for fabricating dielectrically isolated field effect transistor |
| US3990925A (en) * | 1975-03-31 | 1976-11-09 | Bell Telephone Laboratories, Incorporated | Removal of projections on epitaxial layers |
-
1975
- 1975-10-06 JP JP50119768A patent/JPS5244173A/ja active Granted
-
1976
- 1976-10-04 NL NL7610971A patent/NL7610971A/xx unknown
- 1976-10-05 US US05/729,710 patent/US4056413A/en not_active Expired - Lifetime
- 1976-10-05 DE DE19762644939 patent/DE2644939A1/de not_active Ceased
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP0445649A3 (en) * | 1990-02-27 | 1996-03-06 | Oki Electric Ind Co Ltd | Process for producing a semiconductor substrate having therein isolated semiconductor regions |
Also Published As
| Publication number | Publication date |
|---|---|
| NL7610971A (nl) | 1977-04-12 |
| US4056413A (en) | 1977-11-01 |
| JPS5539905B2 (cg-RX-API-DMAC10.html) | 1980-10-14 |
| JPS5244173A (en) | 1977-04-06 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| DE2644939A1 (de) | Aetzverfahren zum abflachen eines siliciumsubstrats | |
| DE2845062C2 (de) | Halbleiteranordnung und Verfahren zu ihrer Herstellung | |
| DE2615754C2 (cg-RX-API-DMAC10.html) | ||
| EP0032999A2 (de) | Verfahren zum Herstellen einer bipolaren, vertikalen Transistorstruktur | |
| DE2628407A1 (de) | Verfahren zum herstellen von vergrabenen dielektrischen isolierungen | |
| DE3129558C2 (cg-RX-API-DMAC10.html) | ||
| EP0006510B1 (de) | Verfahren zum Erzeugen aneinander grenzender, unterschiedlich dotierter Siliciumbereiche | |
| DE2445879C2 (de) | Verfahren zum Herstellen eines Halbleiterbauelementes | |
| DE2449012C2 (de) | Verfahren zur Herstellung von dielektrisch isolierten Halbleiterbereichen | |
| DE3034078A1 (de) | Verfahren zur herstellung einer halbleiteranordnung | |
| DE2633714C2 (de) | Integrierte Halbleiter-Schaltungsanordnung mit einem bipolaren Transistor und Verfahren zu ihrer Herstellung | |
| DE2365056A1 (de) | Verfahren zur herstellung von halbleitereinrichtungen unter oertlicher oxidation einer silicium-oberflaeche | |
| DE3223230A1 (de) | Halbleitervorrichtung und verfahren zu ihrer herstellung | |
| DE2235185A1 (de) | Monolithische integrierte schaltung | |
| DE2133976C3 (de) | Monolithisch integrierte Halbleiteranordnung | |
| EP0000114B1 (de) | Verfahren zum Herstellen einer integrierten logischen Schaltung mit bipolaren Transistoren und integrierte Schaltung hergestellt nach diesem Verfahren. | |
| DE2617293B2 (de) | Verfahren zur Herstellung eines Halbleiterbauelements | |
| DE2758283C2 (de) | Verfahren zur Herstellung voneinander isolierter Halbleiterschaltungen | |
| DE2100292A1 (de) | Halbleiteranordnung mit relativ kleinen geometrischen Abmessungen und Verfahren zur Herstellung derselben | |
| DE2840975A1 (de) | Verfahren zur herstellung einer integrierten halbleiterschaltung | |
| DE69901752T2 (de) | Methode zur Herstellung eines Bipolartransistors mit Eigenschaften zur Unterdrückung der Verschlechterung von Transistor-Charakteristiken | |
| DE2059506C2 (de) | Halbleiterbauelement und Verfahren zu seiner Herstellung | |
| DE2644940A1 (de) | Aetzverfahren zum abflachen eines siliciumsubstrats | |
| DE2460653A1 (de) | Verfahren zum aetzen von silicium | |
| DE2510951B2 (de) | Verfahren zur Herstellung einer monolithisch integrierten Halbleiterschaltung |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| 8131 | Rejection |