CN103582942B - 用于在分层的半导体结构中形成竖直导电连接的方法 - Google Patents
用于在分层的半导体结构中形成竖直导电连接的方法 Download PDFInfo
- Publication number
- CN103582942B CN103582942B CN201280025014.8A CN201280025014A CN103582942B CN 103582942 B CN103582942 B CN 103582942B CN 201280025014 A CN201280025014 A CN 201280025014A CN 103582942 B CN103582942 B CN 103582942B
- Authority
- CN
- China
- Prior art keywords
- copper
- insulating layer
- semiconductor structure
- layered semiconductor
- support substrate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76816—Aspects relating to the layout of the pattern or to the size of vias or trenches
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02041—Cleaning
- H01L21/02057—Cleaning during device manufacture
- H01L21/0206—Cleaning during device manufacture during, before or after processing of insulating layers
- H01L21/02063—Cleaning during device manufacture during, before or after processing of insulating layers the processing being the formation of vias or contact holes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/283—Deposition of conductive or insulating materials for electrodes conducting electric current
- H01L21/288—Deposition of conductive or insulating materials for electrodes conducting electric current from a liquid, e.g. electrolytic deposition
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/283—Deposition of conductive or insulating materials for electrodes conducting electric current
- H01L21/288—Deposition of conductive or insulating materials for electrodes conducting electric current from a liquid, e.g. electrolytic deposition
- H01L21/2885—Deposition of conductive or insulating materials for electrodes conducting electric current from a liquid, e.g. electrolytic deposition using an external electrical current, i.e. electro-deposition
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31105—Etching inorganic layers
- H01L21/31111—Etching inorganic layers by chemical means
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76822—Modification of the material of dielectric layers, e.g. grading, after-treatment to improve the stability of the layers, to increase their density etc.
- H01L21/76823—Modification of the material of dielectric layers, e.g. grading, after-treatment to improve the stability of the layers, to increase their density etc. transforming an insulating layer into a conductive layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
- H01L21/76831—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers in via holes or trenches, e.g. non-conductive sidewall liners
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76871—Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers
- H01L21/76874—Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers for electroless plating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76877—Filling of holes, grooves or trenches, e.g. vias, with conductive material
- H01L21/76879—Filling of holes, grooves or trenches, e.g. vias, with conductive material by selective deposition of conductive material in the vias, e.g. selective C.V.D. on semiconductor material, plating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76898—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics formed through a semiconductor substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/481—Internal lead connections, e.g. via connections, feedthrough structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5226—Via connections in a multilevel interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/528—Layout of the interconnection structure
- H01L23/5283—Cross-sectional geometry
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
- H01L23/53228—Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being copper
- H01L23/53238—Additional layers associated with copper layers, e.g. adhesion, barrier, cladding layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12044—OLED
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- General Chemical & Material Sciences (AREA)
- Inorganic Chemistry (AREA)
- Geometry (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Chemically Coating (AREA)
- Electroplating Methods And Accessories (AREA)
- Electrodes Of Semiconductors (AREA)
- Weting (AREA)
Applications Claiming Priority (5)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US201161489015P | 2011-05-23 | 2011-05-23 | |
| EP11305632.9A EP2528089B1 (en) | 2011-05-23 | 2011-05-23 | Method for forming a vertical electrical connection in a layered semiconductor structure |
| US61/489,015 | 2011-05-23 | ||
| EP11305632.9 | 2011-05-23 | ||
| PCT/EP2012/059503 WO2012160063A1 (en) | 2011-05-23 | 2012-05-22 | Method for forming a vertical electrical connection in a layered semiconductor structure |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| CN103582942A CN103582942A (zh) | 2014-02-12 |
| CN103582942B true CN103582942B (zh) | 2017-05-24 |
Family
ID=44789383
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CN201280025014.8A Expired - Fee Related CN103582942B (zh) | 2011-05-23 | 2012-05-22 | 用于在分层的半导体结构中形成竖直导电连接的方法 |
Country Status (10)
| Country | Link |
|---|---|
| US (1) | US9368397B2 (enExample) |
| EP (1) | EP2528089B1 (enExample) |
| JP (1) | JP6347744B2 (enExample) |
| KR (1) | KR102014891B1 (enExample) |
| CN (1) | CN103582942B (enExample) |
| CA (1) | CA2836845C (enExample) |
| IL (1) | IL229519B (enExample) |
| SG (1) | SG194863A1 (enExample) |
| TW (1) | TWI594387B (enExample) |
| WO (1) | WO2012160063A1 (enExample) |
Families Citing this family (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN103367139B (zh) * | 2013-07-11 | 2016-08-24 | 华进半导体封装先导技术研发中心有限公司 | 一种tsv孔底部介质层刻蚀方法 |
| JP2015041691A (ja) * | 2013-08-21 | 2015-03-02 | 株式会社東芝 | 半導体装置および半導体装置の製造方法 |
| US9321635B2 (en) * | 2013-11-28 | 2016-04-26 | Solid State System Co., Ltd. | Method to release diaphragm in MEMS device |
| TWI875314B (zh) * | 2016-06-03 | 2025-03-01 | 日商大日本印刷股份有限公司 | 貫通電極基板及其製造方法、以及安裝基板 |
| CN109835867B (zh) * | 2017-11-24 | 2023-07-14 | 中芯国际集成电路制造(上海)有限公司 | 刻蚀溶液和刻蚀方法 |
| CN109082216B (zh) * | 2018-05-23 | 2019-12-27 | 同济大学 | 一种弹性导电膜及其制备方法 |
| CN111180416B (zh) * | 2018-11-13 | 2025-04-25 | 长鑫存储技术有限公司 | 半导体结构及其制备工艺以及半导体器件 |
| CN110634837A (zh) * | 2019-09-27 | 2019-12-31 | 哈尔滨理工大学 | 一种用于铜互联电路中的扩散阻挡层 |
| US11276650B2 (en) * | 2019-10-31 | 2022-03-15 | Avago Technologies International Sales Pte. Limited | Stress mitigation structure |
| JP7419877B2 (ja) * | 2020-02-28 | 2024-01-23 | セイコーエプソン株式会社 | 振動デバイス、電子機器および移動体 |
| WO2022082697A1 (zh) * | 2020-10-23 | 2022-04-28 | 华为技术有限公司 | 封装结构及封装结构的制备方法 |
| JP7581915B2 (ja) | 2021-01-26 | 2024-11-13 | セイコーエプソン株式会社 | 振動デバイスおよび振動デバイスの製造方法 |
| CN113594132A (zh) * | 2021-07-29 | 2021-11-02 | 日月光半导体制造股份有限公司 | 半导体封装装置及其制造方法 |
| FI20235748A1 (en) * | 2023-06-28 | 2024-12-29 | Canatu Finland Oy | Functionalization of carbon nanostructures |
Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN101410967A (zh) * | 2006-05-16 | 2009-04-15 | 国际商业机器公司 | 双重布线集成电路芯片 |
| WO2010058503A1 (ja) * | 2008-11-21 | 2010-05-27 | パナソニック株式会社 | 半導体装置およびその製造方法 |
| US20100225004A1 (en) * | 2009-03-03 | 2010-09-09 | Olympus Corporation | Semiconductor apparatus and method of manufacturing semiconductor apparatus |
| US20110089572A1 (en) * | 2008-03-19 | 2011-04-21 | Imec | Method for fabricating through substrate vias |
Family Cites Families (25)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| BE510776A (enExample) | 1951-04-20 | |||
| US3642549A (en) * | 1969-01-15 | 1972-02-15 | Ibm | Etching composition indication |
| US4230523A (en) * | 1978-12-29 | 1980-10-28 | International Business Machines Corporation | Etchant for silicon dioxide films disposed atop silicon or metallic silicides |
| US4442421A (en) * | 1981-07-31 | 1984-04-10 | Jacobus Otha J | Semiconducting coordination polymers and electrical applications thereof |
| JP2678701B2 (ja) * | 1992-02-19 | 1997-11-17 | 石原薬品 株式会社 | 電気銅めっき液 |
| JP4189141B2 (ja) * | 2000-12-21 | 2008-12-03 | 株式会社東芝 | 基板処理装置及びこれを用いた基板処理方法 |
| US6645832B2 (en) | 2002-02-20 | 2003-11-11 | Intel Corporation | Etch stop layer for silicon (Si) via etch in three-dimensional (3-D) wafer-to-wafer vertical stack |
| EP1245697A3 (de) * | 2002-07-17 | 2003-02-19 | ATOTECH Deutschland GmbH | Verfahren zum aussenstromlosen Abscheiden von Silber |
| US7297190B1 (en) * | 2006-06-28 | 2007-11-20 | Lam Research Corporation | Plating solutions for electroless deposition of copper |
| US7060624B2 (en) | 2003-08-13 | 2006-06-13 | International Business Machines Corporation | Deep filled vias |
| US7101792B2 (en) | 2003-10-09 | 2006-09-05 | Micron Technology, Inc. | Methods of plating via interconnects |
| US8158532B2 (en) * | 2003-10-20 | 2012-04-17 | Novellus Systems, Inc. | Topography reduction and control by selective accelerator removal |
| US7598167B2 (en) * | 2004-08-24 | 2009-10-06 | Micron Technology, Inc. | Method of forming vias in semiconductor substrates without damaging active regions thereof and resulting structures |
| JP2006093227A (ja) * | 2004-09-21 | 2006-04-06 | Mitsubishi Electric Corp | 半導体装置及びその製造方法 |
| FR2890984B1 (fr) * | 2005-09-20 | 2009-03-27 | Alchimer Sa | Procede d'electrodeposition destine au revetement d'une surface d'un substrat par un metal. |
| US7579274B2 (en) * | 2006-02-21 | 2009-08-25 | Alchimer | Method and compositions for direct copper plating and filing to form interconnects in the fabrication of semiconductor devices |
| JP5236503B2 (ja) | 2006-02-28 | 2013-07-17 | コミサリア ア レネルジィ アトミーク エ オ ゼネ ルジイ アルテアナティーフ | 水溶液から導電性または半導電性表面上に有機フィルムを形成する方法 |
| JP5245135B2 (ja) * | 2007-06-30 | 2013-07-24 | 株式会社ザイキューブ | 貫通導電体を有する半導体装置およびその製造方法 |
| FR2933425B1 (fr) * | 2008-07-01 | 2010-09-10 | Alchimer | Procede de preparation d'un film isolant electrique et application pour la metallisation de vias traversants |
| EP2338171B1 (en) * | 2008-10-15 | 2015-09-23 | ÅAC Microtec AB | Method for making an interconnection via |
| JP2010129952A (ja) * | 2008-12-01 | 2010-06-10 | Nippon Telegr & Teleph Corp <Ntt> | 貫通電極配線の製造方法 |
| US8043965B2 (en) * | 2009-02-11 | 2011-10-25 | Northrop Grumann Systems Corporation | Method of forming a through substrate via in a compound semiconductor |
| FR2943688B1 (fr) * | 2009-03-27 | 2012-07-20 | Alchimer | Dispositif et procede pour realiser une reaction electrochimique sur une surface d'un substrat semi-conducteur |
| FR2950633B1 (fr) | 2009-09-30 | 2011-11-25 | Alchimer | Solution et procede d'activation de la surface oxydee d'un substrat semi-conducteur. |
| FR2961220B1 (fr) * | 2010-06-11 | 2012-08-17 | Alchimer | Composition d'electrodeposition de cuivre et procede de remplissage d'une cavite d'un substrat semi-conducteur utilisant cette composition |
-
2011
- 2011-05-23 EP EP11305632.9A patent/EP2528089B1/en not_active Not-in-force
-
2012
- 2012-05-22 US US14/119,184 patent/US9368397B2/en active Active
- 2012-05-22 KR KR1020137034071A patent/KR102014891B1/ko active Active
- 2012-05-22 JP JP2014511848A patent/JP6347744B2/ja not_active Expired - Fee Related
- 2012-05-22 TW TW101118163A patent/TWI594387B/zh active
- 2012-05-22 CN CN201280025014.8A patent/CN103582942B/zh not_active Expired - Fee Related
- 2012-05-22 WO PCT/EP2012/059503 patent/WO2012160063A1/en not_active Ceased
- 2012-05-22 SG SG2013082995A patent/SG194863A1/en unknown
- 2012-05-22 CA CA2836845A patent/CA2836845C/en active Active
-
2013
- 2013-11-20 IL IL229519A patent/IL229519B/en active IP Right Grant
Patent Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN101410967A (zh) * | 2006-05-16 | 2009-04-15 | 国际商业机器公司 | 双重布线集成电路芯片 |
| US20110089572A1 (en) * | 2008-03-19 | 2011-04-21 | Imec | Method for fabricating through substrate vias |
| WO2010058503A1 (ja) * | 2008-11-21 | 2010-05-27 | パナソニック株式会社 | 半導体装置およびその製造方法 |
| US20100225004A1 (en) * | 2009-03-03 | 2010-09-09 | Olympus Corporation | Semiconductor apparatus and method of manufacturing semiconductor apparatus |
Also Published As
| Publication number | Publication date |
|---|---|
| EP2528089B1 (en) | 2014-03-05 |
| KR20140053912A (ko) | 2014-05-08 |
| WO2012160063A1 (en) | 2012-11-29 |
| KR102014891B1 (ko) | 2019-10-21 |
| IL229519B (en) | 2018-01-31 |
| CN103582942A (zh) | 2014-02-12 |
| US9368397B2 (en) | 2016-06-14 |
| SG194863A1 (en) | 2013-12-30 |
| CA2836845A1 (en) | 2012-11-29 |
| JP2014519201A (ja) | 2014-08-07 |
| TWI594387B (zh) | 2017-08-01 |
| CA2836845C (en) | 2020-06-30 |
| IL229519A0 (en) | 2014-01-30 |
| EP2528089A1 (en) | 2012-11-28 |
| US20140084474A1 (en) | 2014-03-27 |
| TW201304105A (zh) | 2013-01-16 |
| JP6347744B2 (ja) | 2018-06-27 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| CN103582942B (zh) | 用于在分层的半导体结构中形成竖直导电连接的方法 | |
| US7625814B2 (en) | Filling deep features with conductors in semiconductor manufacturing | |
| KR101679434B1 (ko) | 전기적 절연 필름을 제조하는 방법 및 스루 비아의 금속화반응에 대한 적용 | |
| US7666788B2 (en) | Methods for forming conductive vias in semiconductor device components | |
| TWI513863B (zh) | 銅電鍍組合物及使用此組合物填充半導體基板中之凹洞之方法 | |
| CN102016129A (zh) | 电沉积组合物和使用所述组合物涂覆半导体衬底的方法 | |
| US8524512B2 (en) | Method for repairing copper diffusion barrier layers on a semiconductor solid substrate and repair kit for implementing this method | |
| TW575948B (en) | Tungsten encapsulated copper interconnections using electroplating | |
| CN103904022B (zh) | 一种基于化学镀镍合金的通孔填充方法及其应用 | |
| CN1299355C (zh) | 具有全金属化过孔的封装接口基板晶片的制造技术 | |
| WO2011018478A1 (en) | Electrolyte and method for the electroplating of copper on a barrier layer, and semiconductor substrate obtained with said method | |
| TW202332789A (zh) | 電鍍方法及積體電路裝置結構 | |
| KR101436553B1 (ko) | 실리콘 관통 비아 구조를 가진 반도체 장치 및 그 제조 방법 | |
| KR101804837B1 (ko) | 비어 전극의 제조방법 | |
| Jang et al. | Fabrication and characteristics of through silicon vias interconnection by electroplating | |
| Philipsen et al. | Through-silicon via technology for 3D applications | |
| Oh et al. | A Study on Copper Electrodeposition used for Via Interconnection, For the Application of Wafer Level Packaging |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| C06 | Publication | ||
| PB01 | Publication | ||
| SE01 | Entry into force of request for substantive examination | ||
| SE01 | Entry into force of request for substantive examination | ||
| GR01 | Patent grant | ||
| GR01 | Patent grant | ||
| CF01 | Termination of patent right due to non-payment of annual fee | ||
| CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20170524 |