CN102637659A - 晶片封装体及其制造方法 - Google Patents

晶片封装体及其制造方法 Download PDF

Info

Publication number
CN102637659A
CN102637659A CN2012100308672A CN201210030867A CN102637659A CN 102637659 A CN102637659 A CN 102637659A CN 2012100308672 A CN2012100308672 A CN 2012100308672A CN 201210030867 A CN201210030867 A CN 201210030867A CN 102637659 A CN102637659 A CN 102637659A
Authority
CN
China
Prior art keywords
wafer
opening
encapsulation body
conductive pad
body according
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
CN2012100308672A
Other languages
English (en)
Other versions
CN102637659B (zh
Inventor
林佳升
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
XinTec Inc
Original Assignee
XinTec Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by XinTec Inc filed Critical XinTec Inc
Priority to CN201410440749.8A priority Critical patent/CN104218022B/zh
Publication of CN102637659A publication Critical patent/CN102637659A/zh
Application granted granted Critical
Publication of CN102637659B publication Critical patent/CN102637659B/zh
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/02Details
    • H01L31/02002Arrangements for conducting electric current to or from the device in operations
    • H01L31/02005Arrangements for conducting electric current to or from the device in operations for device characterised by at least one potential jump barrier or surface barrier
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76898Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics formed through a semiconductor substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3114Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed the device being a chip scale package, e.g. CSP
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/481Internal lead connections, e.g. via connections, feedthrough structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/525Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body with adaptable interconnections
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14601Structural or functional details thereof
    • H01L27/14618Containers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14601Structural or functional details thereof
    • H01L27/14625Optical elements or arrangements associated with the device
    • H01L27/14627Microlenses
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14683Processes or apparatus peculiar to the manufacture or treatment of these devices or parts thereof
    • H01L27/14685Process for coatings or optical elements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/02Details
    • H01L31/0232Optical elements or arrangements associated with the device
    • H01L31/02327Optical elements or arrangements associated with the device the optical elements being integrated or being directly associated to the device, e.g. back reflectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/18Processes or apparatus specially adapted for the manufacture or treatment of these devices or of parts thereof
    • H01L31/1876Particular processes or apparatus for batch treatment of the devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/48Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor body packages
    • H01L33/58Optical field-shaping elements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/48Semiconductor devices having potential barriers specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor body packages
    • H01L33/62Arrangements for conducting electric current to or from the semiconductor body, e.g. lead-frames, wire-bonds or solder balls
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76829Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
    • H01L21/76831Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers in via holes or trenches, e.g. non-conductive sidewall liners
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/023Redistribution layers [RDL] for bonding areas
    • H01L2224/0237Disposition of the redistribution layers
    • H01L2224/02372Disposition of the redistribution layers connecting to a via connection in the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/0401Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05541Structure
    • H01L2224/05548Bonding area integrally formed with a redistribution layer on the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/1302Disposition
    • H01L2224/13022Disposition the bump connector being at least partially embedded in the surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/1302Disposition
    • H01L2224/13024Disposition the bump connector being disposed on a redistribution layer on the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L24/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/146Mixed devices
    • H01L2924/1461MEMS
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2933/00Details relating to devices covered by the group H01L33/00 but not provided for in its subgroups
    • H01L2933/0008Processes
    • H01L2933/0033Processes relating to semiconductor body packages
    • H01L2933/0058Processes relating to semiconductor body packages relating to optical field-shaping elements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2933/00Details relating to devices covered by the group H01L33/00 but not provided for in its subgroups
    • H01L2933/0008Processes
    • H01L2933/0033Processes relating to semiconductor body packages
    • H01L2933/0066Processes relating to semiconductor body packages relating to arrangements for conducting electric current to or from the semiconductor body

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Electromagnetism (AREA)
  • Manufacturing & Machinery (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)

Abstract

本发明揭示一种晶片封装体及其制造方法,该晶片封装体包括:一半导体晶片,具有一第一表面及与该第一表面相对的一第二表面,并具有至少一导电垫邻近于第一表面,且具有一开口自第二表面朝第一表面延伸而露出导电垫,邻近第一表面的开口口径大于邻近第二表面的开口口径;一绝缘层及一重布线层依序设置于第二表面上,且延伸至开口的侧壁及底部,其中重布线层经由开口与导电垫电性连接;一保护层覆盖重布线层且局部填入开口,以在开口内的保护层与导电垫之间形成一孔洞。本发明可防止重布线层与半导体晶片的导电垫发生剥离,进而增加晶片封装体的可靠度。

Description

晶片封装体及其制造方法
技术领域
本发明有关于一种晶片封装体,特别是有关于一种基底通孔电极(through substrate via,TSV)结构中具有孔洞的晶片封装体及其制造方法。
背景技术
随着电子或光电产品诸如数字相机、具有影像拍摄功能的手机、条码扫瞄器(bar code reader)以及监视器需求的增加,半导体技术发展的相当快速,且半导体晶片的尺寸有微缩化(miniaturization)的趋势,而其功能也变得更为复杂。
大多数的半导体晶片通常为了效能上的需求而置放于一密封的封装体,其有助于操作上的稳定性。然而,晶片封装体中的保护层与金属重布线层之间热膨胀系数(coefficient ofthermal expansion,CTE)的不匹配,容易造成金属重布线层与半导体晶片的导电垫剥离,因而降低晶片封装体的可靠度。
因此,有必要寻求一种新的封装体结构,其能够解决上述的问题。
发明内容
有鉴于此,本发明提供一种晶片封装体,包括:一半导体晶片,具有一第一表面及与第一表面相对的一第二表面,并具有至少一导电垫邻近于第一表面,且具有一第一开口自第二表面朝第一表面延伸而露出导电垫,其中第一开口具有邻近第一表面的一第一口径以及邻近第二表面的一第二口径,且第一口径大于第二口径;一绝缘层,设置于第二表面上,且延伸至第一开口的侧壁及底部,并露出导电垫;一重布线层,设置于绝缘层上并经由第一开口与露出的导电垫电性连接;一保护层,覆盖重布线层且局部填入第一开口,以在第一开口内的保护层与导电垫之间形成一孔洞,其中保护层具有至少一第二开口以露出第二表面上方的重布线层;以及一导电凸块,设置于第二开口内,并经由第二开口而电性连接至重布线层。
本发明所述的晶片封装体,其中,该孔洞的高度与该第一开口的深度比在1/2至3/4的范围。
本发明所述的晶片封装体,其中,该第一开口内的该保护层不与该导电垫接触。
本发明所述的晶片封装体,其中,该孔洞的顶部具有一拱形轮廓。
本发明所述的晶片封装体,其中,该孔洞的顶部具有中心轴旋转对称轮廓。
本发明所述的晶片封装体,其中,位于该第一开口底部的该绝缘层具有一底脚结构。
本发明所述的晶片封装体,其中,该保护层的粘滞系数在7000cp至11000cp的范围。
本发明所述的晶片封装体,其中,该保护层包括阻焊材料。
本发明所述的晶片封装体,还包括:一玻璃基底,该玻璃基底上具有一围堰结构,且该围堰结构贴合至该半导体晶片的该第一表面,以在该玻璃基底与该半导体晶片之间形成一空腔;以及一微阵列结构,设置于该半导体晶片的该第一表面上且位于该空腔内。
本发明另提供一种晶片封装体的制造方法,包括:提供一半导体晶圆,该半导体晶圆具有一第一表面及与第一表面相对的一第二表面,且具有至少一导电垫邻近于第一表面且对应于每一晶片区;蚀刻半导体晶圆,以在每一晶片区形成自第二表面朝第一表面延伸的一第一开口而露出导电垫,其中第一开口具有邻近第一表面的一第一口径以及邻近第二表面的一第二口径,且第一口径大于第二口径;于第二表面上形成一绝缘层,该绝缘层延伸至每一第一开口的侧壁及底部并露出导电垫;于绝缘层上形成一重布线层,其中重布线层经由每一第一开口与露出的导电垫电性连接;于重布线层上覆盖一保护层,且局部填入每一第一开口,以在每一第一开口内的保护层与导电垫之间形成一孔洞,其中保护层具有至少一第二开口以露出该第二表面上方的重布线层;于第二开口内形成一导电凸块,其中导电凸块经由第二开口而电性连接至该重布线层;以及切割半导体晶圆,以形成对应每一晶片区的一半导体晶片。
本发明所述的晶片封装体的制造方法,其中,形成该绝缘层步骤还包括进行一自对准蚀刻制程,以露出该导电垫。
本发明所述的晶片封装体的制造方法,其中,位于该第一开口底部的该绝缘层具有一底脚结构。
本发明所述的晶片封装体的制造方法,其中,蚀刻该半导体晶圆步骤还包括对该半导体晶圆的该第二表面进行一薄化制程。
本发明所述的晶片封装体的制造方法,其中,该孔洞的高度与该第一开口的深度比在1/2至3/4的范围。
本发明所述的晶片封装体的制造方法,其中,该第一开口内的该保护层不与该导电垫接触。
本发明所述的晶片封装体的制造方法,其中,该孔洞的顶部具有一拱形轮廓。
本发明所述的晶片封装体的制造方法,其中,该孔洞的顶部具有中心轴旋转对称轮廓。
本发明所述的晶片封装体的制造方法,其中,该保护层的粘滞系数在7000cp至11000cp的范围。
本发明所述的晶片封装体的制造方法,其中,该保护层包括阻焊材料。
本发明所述的晶片封装体的制造方法,还包括:于每一晶片区的该第一表面上形成一微阵列结构;提供一玻璃基底,该玻璃基底上具有一围堰结构;将该围堰结构贴合至该半导体晶圆的该第一表面,以在该玻璃基底与该半导体晶圆之间形成对应每一晶片区的一空腔,使每一微阵列结构位于该对应的空腔内;以及切割该围堰结构及该玻璃基底。
本发明可防止重布线层与半导体晶片的导电垫发生剥离,进而增加晶片封装体的可靠度。
附图说明
图1A至图1I绘示出根据本发明实施例的晶片封装体的制造方法剖面示意图。
附图中符号的简单说明如下:
10:切割道;100:基底;100a:第一表面;100b:第二表面;101:半导体晶圆;102:导电垫;104:微阵列结构;106、112a:开口;108:绝缘层;109:自对准蚀刻制程;110:重布线层;112:保护层;114:孔洞;114a:孔洞的顶部;116:遮光层;118:导电凸块;120:半导体晶片;200:玻璃基底;202:围堰结构;204:空腔;300:晶片封装体;d1:第一口径;d2:第二口径。
具体实施方式
以下说明本发明实施例的制作与使用。然而,可轻易了解本发明所提供的实施例仅用于说明以特定方法制作及使用本发明,并非用以局限本发明的范围。在图式或描述中,相似或相同部份的元件使用相同或相似的符号表示。再者,图式中元件的形状或厚度可扩大,以简化或方便标示。此外,未绘示或描述的元件,可以是具有各种本领域普通技术人员所知的形式。
请参照图1I,其绘示出根据本发明实施例300的晶片封装体剖面示意图。在本发明的晶片封装体实施例中,其可应用于各种包含有源元件或无源元件(active or passive elements)、数字电路或模拟电路等集成电路的电子元件(electroniccomponents),例如是有关于光电元件(opto electronic devices)、微机电系统(Micro Electro Mechanical Systems,MEMS)、微流体系统(micro fluidic systems)、或利用热、光线及压力等物理量变化来测量的物理感测器(physical sensor)。特别是可选择使用晶圆级封装制程对影像感测器、发光二极管、太阳能电池、射频元件(RF circuits)、加速计(accelerators)、陀螺仪(gyroscopes)、微制动器(micro actuators)、表面声波元件、压力感测器(pressure sensors)、或喷墨头(ink printer heads)等半导体晶片进行封装。
上述晶圆级封装制程主要是指在晶圆阶段完成封装步骤后,再予以切割成独立的封装体,然而,在一特定实施例中,例如将已分离的半导体晶片重新分布在一承载晶圆上,再进行封装制程,亦可称之为晶圆级封装制程。上述晶圆级封装制程亦适用于通过堆叠(stack)方式安排具有集成电路的多片晶圆,以形成多层集成电路(multi-layer integrated circuit devices)的封装体。
晶片封装体300包括:一半导体晶片120、一绝缘层108、一重布线层110、一保护层112、至少一导电凸块118、一微阵列结构(microlens array)104及一玻璃基底200。半导体晶片120具有一第一表面100a以及与第一表面100a相对的一第二表面100b。在本实施例中,半导体晶片120包括一基底100及位于上方的介电层。基底100,例如一硅基底或其他半导体基底,可包括导电层、介电层及其他半导体元件(例如,有源元件、无源元件、数字电路或模拟电路等集成电路的电子元件)。为了简化图式,此处仅一平整基底表示。每一半导体晶片120具有至少一导电垫102邻近于第一表面100a且位于基底100上方的介电层内。导电垫102电性连接至基底100内的电路(未绘示),以提供半导体晶片120与外部电路的电性连接。
再者,半导体晶片120具有一开口106(如图1C所示)自第二表面100b朝第一表面100a延伸而露出对应的导电垫102。在本实施例中,开口106具有一第一口径d1邻近第一表面100a以及一第二口径d2邻近第二表面100b,且第一口径d 1大于第二口径d2,如图1C所示。
绝缘层108设置于半导体晶片120的第二表面100b上,且延伸至开口106的侧壁及底部并露出开口106底部的导电垫102。在一实施例中,位于开口106底部的绝缘层108具有一底脚(underfoot)结构108a(如图1E所示)。
重布线层110设置于绝缘层108上,并延伸至开口106内,使重布线层110经由开口106而与露出的导电垫102电性连接。
保护层112覆盖重布线层110且局部填入开口106,以在开口106内的保护层112与导电垫102之间形成一孔洞114,使开口106内的保护层112不与导电垫102接触。保护层具有至少一开口112a,以露出位于半导体晶片120的第二表面100b上方的重布线层110。再者,保护层112的材质可包括但不限于防焊(soldermask)材料,且粘滞系数在7000cp至11000cp的范围。在本实施例中,孔洞114作为保护层112与重布线层110之间的缓冲,以降低保护层112与重布线层110之间因热膨胀系数不匹配所引发不必要的应力。因此,可避免重布线层110与导电垫102发生剥离。在一实施例中,孔洞114的高度与该开口106的深度比在1/2至3/4的范围。再者,孔洞114的顶部114a具有中心轴旋转对称轮廓,例如,孔洞的顶部114a可具有一拱形轮廓。
导电凸块118设置于对应的开口112a内,并经由开口112a而电性连接至露出的重布线层110。
玻璃基底200的一表面上具有一围堰结构202。玻璃基底200经由围堰结构202而贴合至半导体晶片120的第一表面100a,以在玻璃基底200与半导体晶片120之间形成一空腔204。
微阵列结构设置于半导体晶片120的第一表面100a上且位于空腔204内。
以下配合图1A至1I说明根据本发明实施例的晶片封装体300的制造方法。请参照图1A,提供一玻璃基底200,其上具有一围堰结构202。请参照图1B,提供一半导体晶圆101,其具有一第一表面100a以及与第一表面100a相对的一第二表面100b。于半导体晶圆101的切割道10所定义出的每一晶片区的第一表面100a上形成一微阵列结构104。接着,将围堰结构202贴合至半导体晶圆101的第一表面100a,以在玻璃基底200与半导体晶圆101之间形成多个空腔204。每一空腔204对应每一晶片区,使每一微阵列结构104位于对应的空腔204内。
在本实施例中,半导体晶圆101包括一基底100(例如,硅基底或其他半导体基底)及位于上方的介电层。基底100可包括导电层、介电层及其他半导体元件(例如,有源元件、无源元件、数字电路或模拟电路等集成电路的电子元件)。为了简化图式,此处仅一平整基底表示。半导体晶圆101具有多个导电垫102邻近于第一表面100a且位于基底100上方的介电层内,用以电性连接至基底100内的电路(未绘示)。导电垫102可由铝、铜、金及其组合或其他已知接垫材料所构成。再者,至少一导电垫102对应于每一晶片区。此处,为简化图式及说明,每一晶片区仅以对应一导电垫102表示。
接下来,请参照图1C,对半导体晶圆101的第二表面(即,基底100的底表面)进行一薄化制程,使基底100达到所需的厚度。薄化制程一般可包括蚀刻、铣削(milling)、磨削(grinding)、或研磨(polishing)。接着,蚀刻半导体晶圆101的第二表面100b,以在每一晶片区形成自第二表面100b朝第一表面100a延伸的一开口106而露出对应的导电垫102。在本实施例中,开口106具有一第一口径d1邻近第一表面100a以及一第二口径d2邻近第二表面100b,且第一口径d1大于第二口径d2。因此,开口106的侧壁倾斜于基底100的表面。开口106可具有各种形状,例如是圆形、椭圆性、正方形或长方形等。当开口为圆形时,口径d1及d2即为圆形开口的直径。
在一实施例中,开口106的形成方式包括以干蚀刻移除基底100。举例来说,可先进行一主要蚀刻(main etching)。接着,改变蚀刻制程条件(例如,功率、压力、及/或蚀刻反应气体的浓度等)以进行过蚀刻(over etching),以获得具有第一口径d1大于第二口径d2的开口106。
接下来,请参照图1D至1E,于半导体晶圆101的第二表面100b上形成一绝缘层108,且延伸至每一开口106的侧壁及底部并露出导电垫102。绝缘层108与后续形成的导线层(conductivetrace layer)隔离,其材料可为环氧树脂、防焊层或其他适合的绝缘材料,例如氧化硅层、氮化硅层、氮氧化硅层、金属氧化物或其组合。绝缘层108的形成方式可包含涂布方式(例如,旋转涂布(spin coating)、喷涂(spray coating)或淋幕涂布(curtaincoating))或其他适合的沉积方式,例如,液相沉积、物理气相沉积、化学气相沉积、低压化学气相沉积、等离子增强式化学气相沉积、快速热化学气相沉积或常压化学气相沉积等制程。由于开口106的侧壁倾斜于基底100的表面且第一口径d1大于第二口径d2,因此基底100的下表面(即,第二表面100b)上的绝缘层108厚度通常大于开口106的侧壁及底部的绝缘层108厚度。接下来,请参照图1E,对绝缘层108进行一自对准蚀刻制程(self-aligned etching)109,使位于开口106底部的绝缘层108形成一底脚结构108a而露出开口106内的导电垫102。在一实施例中,自对准蚀刻制程109可包括一非等向性蚀刻,例如反应离子蚀刻(reactive ion etching,RIE)。
接下来,请参照图1F,于该绝缘层108上形成一重布线层110。重布线层110延伸至每一开口106内,使重布线层110经由开口106与露出的导电垫102电性连接,而形成基底通孔电极(TSV)结构。
接下来,请参照图1G,于重布线层110上覆盖一保护层112,其中保护层112具有多个开口112a以露出半导体晶圆101的第二表面100b上方的重布线层110。每一晶片区对应至少一开口112a。在本实施例中,保护层112的材质可包括但不限于防焊材料,且粘滞系数在7000cp至11000cp的范围。再者,由于开口106的侧壁倾斜于基底100的表面且第一口径d1大于第二口径d2,因此开口106内会残留空气,使重布线层110上的保护层112局部填入每一开口106,而在每一开口106内的保护层112与导电垫102之间而形成一孔洞114,且开口106内的保护层112未与导电垫102接触。
接着,对保护层112进行一烘烤制程,使其固化。由于烘烤期间,孔洞114内空气温度及压力上升,因此保护层112会收缩而增加孔洞114的高度。在图1G中,开口106内的虚线表示烘烤前孔洞114的顶部。孔洞114的高度必须适当,当孔洞114的高度过高,容易使保护层112发生龟裂,而当孔洞114的高度过低,孔洞无法有效地作为保护层112与重布线层110之间的缓冲。在一实施例中,孔洞114的高度与开口106的深度比在1/2至3/4的范围。再者,孔洞114的顶部114a具有中心轴旋转对称轮廓。例如,孔洞的顶部114a可具有一拱形轮廓。
接下来,请参照图1H,于每一开口112a内形成一导电凸块118,使每一导电凸块118经由对应的开口112a而电性连接至重布线层110。此外,在一实施例中,当晶片封装体应用于光电元件时,可在形成导电凸块118之前,在保护层112上形成遮光层116,例如黑色光阻,以防止漏光。
接下来,请参照图1I,沿着切割道10(如图1H所示)切割半导体晶圆101形成对应每一晶片区的一半导体晶片120。接着,沿着切割道10切割围堰结构202及玻璃基底200,而形成多个独立的晶片封装体300。
根据上述实施例,由于基底通孔电极结构中的孔洞可作为保护层与重布线层之间的缓冲,因此可防止重布线层与半导体晶片的导电垫发生剥离,进而增加晶片封装体的可靠度。
以上所述仅为本发明较佳实施例,然其并非用以限定本发明的范围,任何熟悉本项技术的人员,在不脱离本发明的精神和范围内,可在此基础上做进一步的改进和变化,因此本发明的保护范围当以本申请的权利要求书所界定的范围为准。

Claims (20)

1.一种晶片封装体,其特征在于,包括:
一半导体晶片,具有一第一表面及与该第一表面相对的一第二表面,并具有至少一导电垫邻近于该第一表面,且具有一第一开口自该第二表面朝该第一表面延伸而露出该导电垫,其中该第一开口具有邻近该第一表面的一第一口径以及邻近该第二表面的一第二口径,且该第一口径大于该第二口径;
一绝缘层,设置于该第二表面上,且延伸至该第一开口的侧壁及底部,并露出该导电垫;
一重布线层,设置于该绝缘层上并经由该第一开口与该露出的导电垫电性连接;
一保护层,覆盖该重布线层且局部填入该第一开口,以在该第一开口内的该保护层与该导电垫之间形成一孔洞,其中该保护层具有至少一第二开口以露出该第二表面上方的该重布线层;以及
一导电凸块,设置于该第二开口内,并经由该第二开口而电性连接至该重布线层。
2.根据权利要求1所述的晶片封装体,其特征在于,该孔洞的高度与该第一开口的深度比在1/2至3/4的范围。
3.根据权利要求1所述的晶片封装体,其特征在于,该第一开口内的该保护层不与该导电垫接触。
4.根据权利要求1所述的晶片封装体,其特征在于,该孔洞的顶部具有一拱形轮廓。
5.根据权利要求1所述的晶片封装体,其特征在于,该孔洞的顶部具有中心轴旋转对称轮廓。
6.根据权利要求1所述的晶片封装体,其特征在于,位于该第一开口底部的该绝缘层具有一底脚结构。
7.根据权利要求1所述的晶片封装体,其特征在于,该保护层的粘滞系数在7000cp至11000cp的范围。
8.根据权利要求1所述的晶片封装体,其特征在于,该保护层包括阻焊材料。
9.根据权利要求1所述的晶片封装体,其特征在于,还包括:
一玻璃基底,该玻璃基底上具有一围堰结构,且该围堰结构贴合至该半导体晶片的该第一表面,以在该玻璃基底与该半导体晶片之间形成一空腔;以及
一微阵列结构,设置于该半导体晶片的该第一表面上且位于该空腔内。
10.一种晶片封装体的制造方法,其特征在于,包括:
提供一半导体晶圆,该半导体晶圆具有一第一表面及与该第一表面相对的一第二表面,且具有至少一导电垫邻近于该第一表面且对应于每一晶片区;
蚀刻该半导体晶圆,以在每一晶片区形成自该第二表面朝该第一表面延伸的一第一开口而露出该导电垫,其中该第一开口具有一邻近该第一表面的第一口径以及一邻近该第二表面的第二口径,且该第一口径大于该第二口径;
于该第二表面上形成一绝缘层,该绝缘层延伸至每一第一开口的侧壁及底部并露出该导电垫;
于该绝缘层上形成一重布线层,其中该重布线层经由每一第一开口与该露出的导电垫电性连接;
于该重布线层上覆盖一保护层,且局部填入每一第一开口,以在每一第一开口内的该保护层与该导电垫之间形成一孔洞,其中该保护层具有至少一第二开口以露出该第二表面上方的该重布线层;
于该第二开口内形成一导电凸块,其中该导电凸块经由该第二开口而电性连接至该重布线层;以及
切割该半导体晶圆,以形成对应每一晶片区的一半导体晶片。
11.根据权利要求10所述的晶片封装体的制造方法,其特征在于,形成该绝缘层步骤还包括进行一自对准蚀刻制程,以露出该导电垫。
12.根据权利要求11所述的晶片封装体的制造方法,其特征在于,位于该第一开口底部的该绝缘层具有一底脚结构。
13.根据权利要求11所述的晶片封装体的制造方法,其特征在于,蚀刻该半导体晶圆步骤还包括对该半导体晶圆的该第二表面进行一薄化制程。
14.根据权利要求13所述的晶片封装体的制造方法,其特征在于,该孔洞的高度与该第一开口的深度比在1/2至3/4的范围。
15.根据权利要求10所述的晶片封装体的制造方法,其特征在于,该第一开口内的该保护层不与该导电垫接触。
16.根据权利要求10所述的晶片封装体的制造方法,其特征在于,该孔洞的顶部具有一拱形轮廓。
17.根据权利要求10所述的晶片封装体的制造方法,其特征在于,该孔洞的顶部具有中心轴旋转对称轮廓。
18.根据权利要求10所述的晶片封装体的制造方法,其特征在于,该保护层的粘滞系数在7000cp至11000cp的范围。
19.根据权利要求10所述的晶片封装体的制造方法,其特征在于,该保护层包括阻焊材料。
20.根据权利要求10所述的晶片封装体的制造方法,其特征在于,还包括:
于每一晶片区的该第一表面上形成一微阵列结构;
提供一玻璃基底,该玻璃基底上具有一围堰结构;
将该围堰结构贴合至该半导体晶圆的该第一表面,以在该玻璃基底与该半导体晶圆之间形成对应每一晶片区的一空腔,使每一微阵列结构位于该对应的空腔内;以及
切割该围堰结构及该玻璃基底。
CN201210030867.2A 2011-02-10 2012-02-10 晶片封装体及其制造方法 Active CN102637659B (zh)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN201410440749.8A CN104218022B (zh) 2011-02-10 2012-02-10 晶片封装体及其制造方法

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US201161441507P 2011-02-10 2011-02-10
US61/441,507 2011-02-10

Related Child Applications (1)

Application Number Title Priority Date Filing Date
CN201410440749.8A Division CN104218022B (zh) 2011-02-10 2012-02-10 晶片封装体及其制造方法

Publications (2)

Publication Number Publication Date
CN102637659A true CN102637659A (zh) 2012-08-15
CN102637659B CN102637659B (zh) 2016-08-03

Family

ID=46622004

Family Applications (2)

Application Number Title Priority Date Filing Date
CN201410440749.8A Active CN104218022B (zh) 2011-02-10 2012-02-10 晶片封装体及其制造方法
CN201210030867.2A Active CN102637659B (zh) 2011-02-10 2012-02-10 晶片封装体及其制造方法

Family Applications Before (1)

Application Number Title Priority Date Filing Date
CN201410440749.8A Active CN104218022B (zh) 2011-02-10 2012-02-10 晶片封装体及其制造方法

Country Status (3)

Country Link
US (2) US8901701B2 (zh)
CN (2) CN104218022B (zh)
TW (2) TWI458071B (zh)

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN104425525A (zh) * 2013-08-21 2015-03-18 精材科技股份有限公司 半导体结构及其制造方法
CN105593995A (zh) * 2013-12-19 2016-05-18 索尼公司 半导体器件及其制造方法和电子装置
CN105826339A (zh) * 2015-01-28 2016-08-03 精材科技股份有限公司 感光模组及其制造方法
CN105870138A (zh) * 2015-02-05 2016-08-17 精材科技股份有限公司 晶片封装体及其制造方法
CN105990305A (zh) * 2015-03-06 2016-10-05 精材科技股份有限公司 半导体结构及其制造方法
CN106206632A (zh) * 2015-05-28 2016-12-07 精材科技股份有限公司 晶片封装体及其制造方法
WO2017202239A1 (zh) * 2016-05-25 2017-11-30 苏州晶方半导体科技股份有限公司 半导体芯片的封装方法以及封装结构
WO2017202288A1 (zh) * 2016-05-25 2017-11-30 苏州晶方半导体科技股份有限公司 半导体芯片的封装方法以及封装结构
CN109742064A (zh) * 2015-04-27 2019-05-10 精材科技股份有限公司 晶片封装体及其制造方法

Families Citing this family (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9362134B2 (en) * 2011-02-10 2016-06-07 Xintec Inc. Chip package and fabrication method thereof
CN103400807B (zh) * 2013-08-23 2016-08-24 苏州晶方半导体科技股份有限公司 影像传感器的晶圆级封装结构及封装方法
TWI540655B (zh) * 2013-11-07 2016-07-01 精材科技股份有限公司 半導體結構及其製造方法
US9640683B2 (en) 2013-11-07 2017-05-02 Xintec Inc. Electrical contact structure with a redistribution layer connected to a stud
US9735134B2 (en) * 2014-03-12 2017-08-15 Taiwan Semiconductor Manufacturing Company, Ltd. Packages with through-vias having tapered ends
TWI550794B (zh) 2014-12-17 2016-09-21 精材科技股份有限公司 晶片封裝體及其製造方法
TW201631716A (zh) * 2015-02-16 2016-09-01 Xintec Inc 一種晶片尺寸等級的感測晶片封裝模組及其製造方法
TWI600125B (zh) * 2015-05-01 2017-09-21 精材科技股份有限公司 晶片封裝體及其製造方法
JP6509635B2 (ja) * 2015-05-29 2019-05-08 東芝メモリ株式会社 半導体装置、及び、半導体装置の製造方法
TWI604570B (zh) * 2015-07-23 2017-11-01 精材科技股份有限公司 一種晶片尺寸等級的感測晶片封裝體及其製造方法
US9460770B1 (en) 2015-09-01 2016-10-04 Micron Technology, Inc. Methods of operating ferroelectric memory cells, and related ferroelectric memory cells
JP6629440B2 (ja) * 2015-10-10 2020-01-15 蘇州晶方半導体科技股▲分▼有限公司China Wafer Level Csp Co., Ltd. イメージセンシングチップのためのパッケージング方法およびパッケージ構造
JP6503518B2 (ja) * 2015-10-10 2019-04-17 チャイナ ウェイファー レベル シーエスピー カンパニー リミテッド イメージセンシングチップのパッケージ化方法及びパッケージ構造
US10020335B2 (en) 2016-09-09 2018-07-10 Omnivision Technologies, Inc. Short-resistant chip-scale package
US10424540B2 (en) * 2016-10-06 2019-09-24 Xintec Inc. Chip package and method for forming the same
US10199333B2 (en) * 2017-07-05 2019-02-05 Omnivision Technologies, Inc. Delamination-resistant semiconductor device and associated method
KR102460076B1 (ko) * 2017-08-01 2022-10-28 삼성전자주식회사 반도체 장치
US10734344B2 (en) * 2017-12-27 2020-08-04 Novatek Microelectronics Corp. Chip structure
CN109004082A (zh) * 2018-08-10 2018-12-14 付伟 带有延伸双围堰的芯片封装结构及其制作方法
KR102536269B1 (ko) * 2018-09-14 2023-05-25 삼성전자주식회사 반도체 패키지 및 그 제조 방법
CN112018027A (zh) * 2019-05-31 2020-12-01 中芯国际集成电路制造(上海)有限公司 半导体结构及其形成方法、晶圆切割方法
DE102020118260B3 (de) * 2020-07-10 2021-05-06 Jenoptik Optical Systems Gmbh Verfahren zum Herstellen einer optischen Vorrichtung
CN112542392B (zh) * 2020-12-04 2021-10-22 上海易卜半导体有限公司 一种形成封装件的方法及封装件
CN112967940B (zh) * 2021-02-02 2022-06-24 苏州汉天下电子有限公司 一种薄膜谐振器的晶圆级封装方法及结构

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6150252A (en) * 1995-05-23 2000-11-21 Texas Instruments Incorporated Multi-stage semiconductor cavity filling process
US6861312B2 (en) * 2001-08-31 2005-03-01 Infineon Technologies Ag Method for fabricating a trench structure
CN1658387A (zh) * 2004-02-17 2005-08-24 三洋电机株式会社 半导体装置及其制造方法
CN1841718A (zh) * 2005-03-10 2006-10-04 三洋电机株式会社 半导体装置及其制造方法
CN100429770C (zh) * 2004-10-26 2008-10-29 三洋电机株式会社 半导体装置及其制造方法
CN100470769C (zh) * 2003-08-28 2009-03-18 株式会社藤仓 半导体封装体及其制造方法
US20090302480A1 (en) * 2008-06-06 2009-12-10 Albert Birner Through Substrate Via Semiconductor Components

Family Cites Families (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7352066B2 (en) 2003-09-30 2008-04-01 International Business Machines Corporation Silicon based optical vias
JP4376715B2 (ja) * 2004-07-16 2009-12-02 三洋電機株式会社 半導体装置の製造方法
JP2007305955A (ja) 2006-04-10 2007-11-22 Toshiba Corp 半導体装置及びその製造方法
KR100867631B1 (ko) * 2007-02-01 2008-11-10 삼성전자주식회사 반도체 장치 및 그 제조 방법
TW200841460A (en) * 2007-04-14 2008-10-16 Young-Sung Kim Wafer level package using silicon via contacts for CMOS image sensor and method of fabricating the same
US7923298B2 (en) * 2007-09-07 2011-04-12 Micron Technology, Inc. Imager die package and methods of packaging an imager die on a temporary carrier
US7667335B2 (en) * 2007-09-20 2010-02-23 Stats Chippac, Ltd. Semiconductor package with passivation island for reducing stress on solder bumps
US8084854B2 (en) * 2007-12-28 2011-12-27 Micron Technology, Inc. Pass-through 3D interconnect for microelectronic dies and associated systems and methods
US8823179B2 (en) * 2008-05-21 2014-09-02 Chia-Lun Tsai Electronic device package and method for fabricating the same
JP5356742B2 (ja) 2008-07-10 2013-12-04 ラピスセミコンダクタ株式会社 半導体装置、半導体装置の製造方法および半導体パッケージの製造方法
KR20100020718A (ko) * 2008-08-13 2010-02-23 삼성전자주식회사 반도체 칩, 그 스택 구조 및 이들의 제조 방법
CN101834146B (zh) 2009-03-13 2012-01-11 精材科技股份有限公司 电子元件封装体及其形成方法
US8779452B2 (en) * 2010-09-02 2014-07-15 Tzu-Hsiang HUNG Chip package

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6150252A (en) * 1995-05-23 2000-11-21 Texas Instruments Incorporated Multi-stage semiconductor cavity filling process
US6861312B2 (en) * 2001-08-31 2005-03-01 Infineon Technologies Ag Method for fabricating a trench structure
CN100470769C (zh) * 2003-08-28 2009-03-18 株式会社藤仓 半导体封装体及其制造方法
CN1658387A (zh) * 2004-02-17 2005-08-24 三洋电机株式会社 半导体装置及其制造方法
CN100429770C (zh) * 2004-10-26 2008-10-29 三洋电机株式会社 半导体装置及其制造方法
CN1841718A (zh) * 2005-03-10 2006-10-04 三洋电机株式会社 半导体装置及其制造方法
US20090302480A1 (en) * 2008-06-06 2009-12-10 Albert Birner Through Substrate Via Semiconductor Components

Cited By (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN104425525A (zh) * 2013-08-21 2015-03-18 精材科技股份有限公司 半导体结构及其制造方法
CN104425525B (zh) * 2013-08-21 2018-05-15 精材科技股份有限公司 半导体结构及其制造方法
CN105593995A (zh) * 2013-12-19 2016-05-18 索尼公司 半导体器件及其制造方法和电子装置
CN105826339A (zh) * 2015-01-28 2016-08-03 精材科技股份有限公司 感光模组及其制造方法
CN105870138A (zh) * 2015-02-05 2016-08-17 精材科技股份有限公司 晶片封装体及其制造方法
CN105990305A (zh) * 2015-03-06 2016-10-05 精材科技股份有限公司 半导体结构及其制造方法
CN105990305B (zh) * 2015-03-06 2018-11-30 精材科技股份有限公司 半导体结构及其制造方法
CN109742064A (zh) * 2015-04-27 2019-05-10 精材科技股份有限公司 晶片封装体及其制造方法
CN106206632A (zh) * 2015-05-28 2016-12-07 精材科技股份有限公司 晶片封装体及其制造方法
CN106206632B (zh) * 2015-05-28 2019-11-05 精材科技股份有限公司 晶片封装体及其制造方法
WO2017202239A1 (zh) * 2016-05-25 2017-11-30 苏州晶方半导体科技股份有限公司 半导体芯片的封装方法以及封装结构
WO2017202288A1 (zh) * 2016-05-25 2017-11-30 苏州晶方半导体科技股份有限公司 半导体芯片的封装方法以及封装结构

Also Published As

Publication number Publication date
CN104218022A (zh) 2014-12-17
US9196754B2 (en) 2015-11-24
US8901701B2 (en) 2014-12-02
US20150035143A1 (en) 2015-02-05
TW201442193A (zh) 2014-11-01
TW201234557A (en) 2012-08-16
TWI512932B (zh) 2015-12-11
CN104218022B (zh) 2017-11-03
US20120205799A1 (en) 2012-08-16
CN102637659B (zh) 2016-08-03
TWI458071B (zh) 2014-10-21

Similar Documents

Publication Publication Date Title
CN102637659A (zh) 晶片封装体及其制造方法
US10157811B2 (en) Chip package and method for forming the same
CN101996953B (zh) 芯片封装体及其制造方法
CN102683311B (zh) 晶片封装体及其形成方法
US8860217B1 (en) Electronic device package
CN101996955B (zh) 芯片封装体及其制造方法
CN107221540B (zh) 晶片封装体及其制造方法
CN104425452A (zh) 电子元件封装体及其制造方法
CN102034799A (zh) 芯片封装体及其制造方法
KR20090076832A (ko) 반도체 장치 및 그 제조 방법
CN104733422A (zh) 晶片封装体及其制造方法
US9362134B2 (en) Chip package and fabrication method thereof
CN105097792A (zh) 晶片封装体及其制造方法
CN105097744A (zh) 晶片封装体及其制造方法
CN104681516A (zh) 晶片封装体及其制造方法
CN102543971A (zh) 晶片封装体及其形成方法
CN106206632A (zh) 晶片封装体及其制造方法
CN105047619A (zh) 晶片堆叠封装体及其制造方法
CN105720040A (zh) 晶片封装体及其制造方法
CN110943052A (zh) 晶片封装体及其制造方法
CN102148221A (zh) 电子元件封装体及其制造方法
EP2584598B1 (en) Method of producing a semiconductor device comprising a through-substrate via and a capping layer and corresponding semiconductor device
CN102104011B (zh) 电子元件封装体及其制作方法

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
C14 Grant of patent or utility model
GR01 Patent grant