WO2008062734A1 - Nonvolatile storage element, nonvolatile storage element array and its fabrication process - Google Patents
Nonvolatile storage element, nonvolatile storage element array and its fabrication process Download PDFInfo
- Publication number
- WO2008062734A1 WO2008062734A1 PCT/JP2007/072307 JP2007072307W WO2008062734A1 WO 2008062734 A1 WO2008062734 A1 WO 2008062734A1 JP 2007072307 W JP2007072307 W JP 2007072307W WO 2008062734 A1 WO2008062734 A1 WO 2008062734A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- electrode
- nonvolatile memory
- memory element
- variable resistance
- layer
- Prior art date
Links
- 238000003860 storage Methods 0.000 title claims description 5
- 238000000034 method Methods 0.000 title description 86
- 230000008569 process Effects 0.000 title description 61
- 238000004519 manufacturing process Methods 0.000 title description 59
- 230000004888 barrier function Effects 0.000 claims abstract description 201
- 239000001257 hydrogen Substances 0.000 claims abstract description 153
- 229910052739 hydrogen Inorganic materials 0.000 claims abstract description 153
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 claims abstract description 151
- 239000000463 material Substances 0.000 claims abstract description 55
- 239000000758 substrate Substances 0.000 claims abstract description 31
- 229910044991 metal oxide Inorganic materials 0.000 claims abstract description 11
- 150000004706 metal oxides Chemical class 0.000 claims abstract description 11
- 239000010410 layer Substances 0.000 claims description 339
- 239000011229 interlayer Substances 0.000 claims description 117
- 230000008859 change Effects 0.000 claims description 93
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 claims description 30
- 229910052751 metal Inorganic materials 0.000 claims description 30
- 239000002184 metal Substances 0.000 claims description 30
- 229910052814 silicon oxide Inorganic materials 0.000 claims description 17
- 239000000126 substance Substances 0.000 claims description 16
- 229910052757 nitrogen Inorganic materials 0.000 claims description 15
- 229910004200 TaSiN Inorganic materials 0.000 claims description 9
- 229910004491 TaAlN Inorganic materials 0.000 claims description 6
- 229910004166 TaN Inorganic materials 0.000 claims description 6
- 229910010037 TiAlN Inorganic materials 0.000 claims description 6
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 claims description 6
- 229910052718 tin Inorganic materials 0.000 claims description 6
- 239000004065 semiconductor Substances 0.000 description 36
- 238000010586 diagram Methods 0.000 description 32
- 238000004544 sputter deposition Methods 0.000 description 9
- 238000005530 etching Methods 0.000 description 7
- 239000003990 capacitor Substances 0.000 description 6
- 238000009413 insulation Methods 0.000 description 6
- 230000010354 integration Effects 0.000 description 6
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 4
- 238000001312 dry etching Methods 0.000 description 4
- 238000005498 polishing Methods 0.000 description 4
- 238000005229 chemical vapour deposition Methods 0.000 description 3
- 230000000694 effects Effects 0.000 description 3
- 230000006870 function Effects 0.000 description 3
- 230000000149 penetrating effect Effects 0.000 description 3
- 230000001172 regenerating effect Effects 0.000 description 3
- 229910000314 transition metal oxide Inorganic materials 0.000 description 3
- 229910010038 TiAl Inorganic materials 0.000 description 2
- 239000005380 borophosphosilicate glass Substances 0.000 description 2
- 229910052681 coesite Inorganic materials 0.000 description 2
- 229910052906 cristobalite Inorganic materials 0.000 description 2
- 235000021438 curry Nutrition 0.000 description 2
- 230000007423 decrease Effects 0.000 description 2
- 230000003247 decreasing effect Effects 0.000 description 2
- 239000007772 electrode material Substances 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 238000010438 heat treatment Methods 0.000 description 2
- 150000002431 hydrogen Chemical class 0.000 description 2
- 239000012528 membrane Substances 0.000 description 2
- 230000003071 parasitic effect Effects 0.000 description 2
- 239000000377 silicon dioxide Substances 0.000 description 2
- 235000012239 silicon dioxide Nutrition 0.000 description 2
- 230000000087 stabilizing effect Effects 0.000 description 2
- 229910052682 stishovite Inorganic materials 0.000 description 2
- 229910052905 tridymite Inorganic materials 0.000 description 2
- 238000007740 vapor deposition Methods 0.000 description 2
- 238000003491 array Methods 0.000 description 1
- 230000000903 blocking effect Effects 0.000 description 1
- 230000018109 developmental process Effects 0.000 description 1
- 239000007789 gas Substances 0.000 description 1
- 230000006872 improvement Effects 0.000 description 1
- 230000007257 malfunction Effects 0.000 description 1
- 239000011159 matrix material Substances 0.000 description 1
- 238000005259 measurement Methods 0.000 description 1
- 150000002739 metals Chemical class 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000035515 penetration Effects 0.000 description 1
- 230000008929 regeneration Effects 0.000 description 1
- 238000011069 regeneration method Methods 0.000 description 1
- XLYOFNOQVPJJNP-UHFFFAOYSA-N water Substances O XLYOFNOQVPJJNP-UHFFFAOYSA-N 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/20—Multistable switching devices, e.g. memristors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B63/00—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
- H10B63/20—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices comprising selection components having two electrodes, e.g. diodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B63/00—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
- H10B63/20—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices comprising selection components having two electrodes, e.g. diodes
- H10B63/22—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices comprising selection components having two electrodes, e.g. diodes of the metal-insulator-metal type
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B63/00—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
- H10B63/80—Arrangements comprising multiple bistable or multi-stable switching components of the same type on a plane parallel to the substrate, e.g. cross-point arrays
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/011—Manufacture or treatment of multistable switching devices
- H10N70/061—Shaping switching materials
- H10N70/066—Shaping switching materials by filling of openings, e.g. damascene method
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/821—Device geometry
- H10N70/826—Device geometry adapted for essentially vertical current flow, e.g. sandwich or pillar type devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
- H10N70/883—Oxides or nitrides
- H10N70/8833—Binary metal oxides, e.g. TaOx
Definitions
- Nonvolatile memory element nonvolatile memory element array, and manufacturing method thereof
- the present invention relates to a mass-produced nonvolatile memory element suitable for miniaturization, a nonvolatile memory element array, and a manufacturing method thereof.
- the entire ferroelectric film is an insulating hydrogen barrier film.
- this insulating hydrogen barrier film is not conductive, a contact hole that penetrates the insulating hydrogen barrier film is formed in order to make an electrical connection.
- Hydrogen barrier material is embedded using CVD method. In this way, the upper electrode of the ferroelectric capacitor is isolated from the upper electrode. The ferroelectric film is protected without being exposed to hydrogen by the insulating hydrogen barrier film and the hydrogen barrier material embedded in the contact hole (for example, the wiring on the edge hydrogen barrier film is electrically connected). (See Patent Document 1).
- a film that maintains an amorphous state even after heat treatment for crystallizing the ferroelectric film for example, a TaSiN film
- a TaSiN film is formed as a hydrogen barrier layer on the capacitor that also has ferroelectric film strength.
- This TaSiN film is excellent in the hydrogen blocking effect and has electrical conductivity. Therefore, it is possible to electrically connect the upper electrode of the capacitor without providing an opening in the hydrogen barrier layer and the external electrode by the TaSiN film (see, for example, Patent Document 4).
- Patent Document 1 Japanese Patent Laid-Open No. 2002-151659
- Patent Document 2 JP 2005-39299 Koyuki
- Patent Document 3 Japanese Unexamined Patent Publication No. 2006-66934
- Patent Document 4 JP-A-11 126883
- Patent Document 5 Japanese Patent Application Laid-Open No. 2004-185755
- a nonvolatile memory element using a variable resistance film is suitable for miniaturization and high integration.
- a cross-point structure is used, data is written into a powerful memory cell that can be easily integrated.
- the problem is that the resistance value of other memory cells changes due to the bypass current and data is written erroneously (hereinafter referred to as write disturb).
- write disturb the resistance value of other memory cells changes due to the bypass current and data is written erroneously
- the present invention solves the above-described problem, and simplifies a process for realizing a nonvolatile memory element using a variable resistance film having an element structure without a write disturb and having a high yield rate, and the element structure.
- the company is promising to provide a nonvolatile memory element with a high-productivity device structure that has a high affinity with semiconductor processes with a process rule of less than lOOnm and a method for manufacturing the same.
- the present invention has been made on the basis of new knowledge obtained by the inventors in the development of a nonvolatile memory element.
- the new finding is that the variable resistance film contains a metal oxide, so it is reduced when exposed to hydrogen and its properties change.
- the change in characteristics causes a decrease in yield rate in a nonvolatile memory element using a variable resistance film.
- hydrogen is not used for forming a variable resistance film or forming a nonvolatile memory element itself.
- hydrogen may be used in a semiconductor process or hydrogen may be generated from a specific material constituting the device, such as when transistors are formed on the same substrate. Hydrogen diffuses inside highly permeable substrates and metals. When hydrogen reaches the variable resistance film, the variable resistance film is deteriorated. Therefore, it is necessary to prevent hydrogen from reaching the variable resistance film. By disposing a member having a hydrogen barrier property in the vicinity of the variable resistance film, hydrogen can be prevented from reaching the variable resistance film.
- the nonvolatile memory element of the present invention includes a variable resistance including an upper electrode, a lower electrode, and a metal oxide material interposed between the upper electrode and the lower electrode.
- a rectifying element comprising: a resistance change element comprising a film; a first electrode layer; a second electrode layer; and a barrier layer sandwiched between the first electrode layer and the second electrode layer; The variable resistance element and the rectifying element are connected in series in the thickness direction of the variable resistance film, and the barrier layer has a hydrogen barrier property.
- the barrier layer also serves as the hydrogen barrier layer, the variable resistance film can be protected from hydrogen with a simple structure, and the yield can be improved.
- the hydrogen barrier property refers to the property of preventing hydrogen intrusion (penetration).
- the rectifier element is a MIM (Metal—Insulator—Metal) diode, MSM (Metal
- the rectifying element may be laminated on the variable resistance element. With this configuration, it is possible to realize a highly integrated nonvolatile memory element that eliminates write disturb.
- the area of the barrier layer may be larger than the area of the variable resistance film as viewed from the thickness direction of the variable resistance film.
- variable resistance film is completely covered with the barrier layer as viewed from the thickness direction (stacking direction) of the variable resistance film. Therefore, the variable resistance film can be more reliably protected from hydrogen.
- At least one of the upper electrode, the first electrode layer, and the second electrode layer has a hydrogen barrier property.
- a layer having hydrogen barrier properties protects the variable resistance film, thereby realizing a nonvolatile memory element having high durability against hydrogen.
- the nonvolatile memory element array of the present invention is a nonvolatile memory element array including a plurality of the nonvolatile memory elements, wherein the lower electrodes are mutually in a first plane parallel to the main surface of the substrate. Plurally formed so as to extend in parallel, and the upper electrode extends parallel to each other in the second plane parallel to the first plane and intersects with the plurality of lower electrodes.
- the variable resistance film is provided so as to be interposed between the lower electrode and the upper electrode corresponding to each of the three-dimensional intersections of the plurality of lower electrodes and the plurality of upper electrodes.
- the nonvolatile memory element is formed corresponding to the above.
- the nonvolatile memory element array of the present invention is a nonvolatile memory element array including a plurality of the nonvolatile memory elements, wherein the lower electrodes are mutually in a first plane parallel to the main surface of the substrate.
- a plurality of second electrode layers are formed so as to extend in parallel, and a plurality of second electrode layers are formed so as to extend parallel to each other in a second plane parallel to the first plane and to form a three-dimensional intersection with the plurality of lower electrodes.
- a variable resistance film is provided so as to be interposed between the lower electrode and the second electrode layer corresponding to each of the three-dimensional intersections of the plurality of lower electrodes and the plurality of second electrode layers.
- the nonvolatile memory element is formed corresponding to each of the above.
- cross-point type non-volatile memory elements can be manufactured with high integration by mass production processes compatible with miniaturization processes mainly based on process rules of less than lOOnm. .
- a metal wiring layer may be further provided on the second electrode layer.
- the wiring resistance of the second electrode layer and the wiring connected to the second electrode layer can be reduced, and higher speed and lower noise of the memory cell and nonvolatile memory element can be realized. it can.
- the upper electrode and the first electrode layer may be configured as one common electrode. With this configuration, the element configuration and manufacturing process of the nonvolatile memory element can be further simplified.
- variable resistance element may be laminated on the rectifying element. With this configuration, it is possible to realize a highly integrated nonvolatile memory element that eliminates write disturb.
- the upper electrode may have a hydrogen barrier property. With this configuration, the upper electrode protects the variable resistance film, so that a nonvolatile memory element with higher durability against hydrogen can be realized.
- a nonvolatile memory element array of the present invention includes a plurality of the nonvolatile memory elements.
- a non-volatile memory element array wherein a plurality of first electrode layers are formed so as to extend parallel to each other in a first plane parallel to the main surface of the substrate, and a second electrode whose upper electrode is parallel to the first plane
- a plurality of first electrode layers and a plurality of first electrode layers are formed so as to extend in parallel with each other in a plane and correspond to each of the three-dimensional intersections of the plurality of first electrode layers and the plurality of upper electrodes.
- the cross-point type nonvolatile memory element can be manufactured with high integration S by a mass production process compatible with a miniaturization process mainly composed of process rules of less than lOOnm.
- a configuration in which a metal wiring layer is further provided on the upper electrode may be employed.
- the wiring electrode connected to the upper electrode and the wiring connected to the upper electrode can be reduced in resistance, and the memory cell and the nonvolatile memory element can be further increased in speed and noise.
- the lower electrode and the second electrode layer may be configured as one common electrode. With this configuration, the element configuration and manufacturing process of the nonvolatile memory element can be further simplified.
- a first interlayer insulating film that covers the lower electrode and is formed on the lower electrode, and a first contact hole that is formed through the first interlayer insulating film to reach the lower electrode,
- the first interlayer insulating film may have a hydrogen barrier property, and the variable resistance film may be embedded in the first contact hole.
- variable resistance film is buried in the first contact hole, and the upper portion of the variable resistance film is covered with the hydrogen barrier barrier layer, so that the variable resistance film is exposed to hydrogen. ⁇ Become protected.
- the variable resistance film is electrically isolated from the adjacent memory cells and can stably repeat the resistance change without crosstalk. Since the first interlayer insulating film has a hydrogen barrier property, the variable resistance film is further effectively protected, and the durability of the nonvolatile memory element against hydrogen is further improved.
- the upper electrode is embedded on the variable resistance film in the first contact hole. It's rare! /
- variable resistance film is reliably covered with a hydrogen barrier layer, so that it is difficult to touch and protects hydrogen. Further, the rectifying element can be electrically separated and formed on the variable resistance film in a self-aligning manner, and a highly integrated nonvolatile memory element without crosstalk can be realized.
- the barrier layer may be a layer containing nitrogen.
- the barrier layer may include one or more substances selected from the group consisting of SiN, SiON, and TiAlON.
- the electrode or the electrode layer may include at least one substance selected from the group consisting of TiAlN, TiN, TaN, TaAlN, and TaSiN.
- the upper barrier layer, electrode, and electrode layer of the variable resistance film become a hydrogen barrier layer, so that the variable resistance film comes into contact with hydrogen and is protected.
- the non-volatile memory element includes a first interlayer insulating film that covers the lower electrode and covers the lower electrode, and a second interlayer insulating film that covers the first interlayer insulating film. And a first contact hole formed through the first interlayer insulating film and the second interlayer insulating film to reach the lower electrode, wherein the second interlayer insulating film is a hydrogen barrier.
- the variable resistance film is embedded in the first contact hole! /!
- the resistance change film is covered with the barrier layer and the second interlayer insulating film, and the resistance change film can be more reliably protected from hydrogen.
- the method for manufacturing a nonvolatile memory element of the present invention includes a step of forming a lower electrode on a substrate, a step of forming a resistance film on the lower electrode, and a step of forming an upper portion on the variable resistance film.
- any one of the layers forming the upper electrode and the rectifying element positioned above the variable resistance film is formed as a barrier layer having a hydrogen barrier property, so that the variable resistance film Is touched by hydrogen and protected. Further, the write disturb can be prevented by forming the rectifying element.
- the nonvolatile memory element of the present invention uses, as a memory cell, a configuration in which a variable resistance element using a variable resistance film and a rectifier element connected in series in the stacking direction to the variable resistance element. This configuration prevents write disturb and crosstalk from adjacent memory cells. Further, in order to expose the variable resistance film to a hydrogen atmosphere, a barrier layer disposed on the variable resistance film is configured as a hydrogen-nore barrier layer. By adopting such a configuration, the variable resistance film is exposed to hydrogen and protected. In a cross-point type nonvolatile memory element suitable for high integration, a rectifying element is connected to the resistance change element for each memory cell to prevent a write disturbance in which a detour current flows from an adjacent memory cell. ing.
- the rectifying device is made into a MIM diode having a large current driving capability, and the barrier layer constituting this diode is a barrier layer having a hydrogen barrier property, so that the variable resistance film is in a hydrogen atmosphere. I'm going to be exposed. Further, when the electrode layer adjacent to the variable resistance element and the diode is shared, the configuration of the memory cell can be simplified in a compact manner.
- the rectifier element when data is not read or written, the rectifier element is not subjected to a voltage, and thus has a high resistance state.
- the resistance change element can be further protected from electrical noise and the like as compared with the memory cell including only the resistance change element.
- the voltage applied to the memory cell when data is read and written, the voltage applied to the memory cell is applied with a stable voltage that has been stably dropped by the rectifier element, so that a large voltage is applied to the resistance change element. It is possible to reliably prevent accidental rewriting. Therefore, a highly reliable nonvolatile memory element can be realized.
- the cross-point type nonvolatile memory element of the present invention can be manufactured by a mass production process having an affinity with a miniaturization process mainly composed of a process rule of less than lOOnm.
- the resistance change element can repeat the resistance change stably.
- FIG. 1 is a schematic configuration diagram of a nonvolatile memory element according to a first embodiment of the present invention, (a) is a schematic view seen from the surface of a semiconductor chip, and (b) is (a) FIG. 5C is a schematic cross-sectional view of the cross section taken along the line AA in FIG. 5A, and FIG. 5C is a schematic cross-sectional view of the cross section taken along the line B-B in FIG.
- FIG. 2 is a schematic configuration diagram of the nonvolatile memory element according to the first embodiment of the present invention.
- (A) is a schematic view seen from the surface of the semiconductor chip, and
- (b) is a C—
- (C) is a schematic cross-sectional view of the cross section of the DD line in (a) as viewed from the direction of the arrow.
- FIG. 3 is a schematic diagram showing a change in the resistance value of the nonvolatile memory element in the first embodiment of the present invention.
- FIG. 4 is a diagram showing the relationship between two different resistance values and information “0” and information “1”.
- Fig. 5 is a schematic diagram of the current-voltage characteristics (IV characteristics) of a diode.
- 6 (a) to 6 (d) are schematic cross-sectional views showing the method for manufacturing the nonvolatile memory element according to the first embodiment of the present invention.
- 7 (a) to 7 (d) are schematic cross-sectional views showing the method for manufacturing the nonvolatile memory element according to the first embodiment of the present invention.
- FIG. 8 is a schematic configuration diagram of a nonvolatile memory element array according to a second embodiment of the present invention, and is a schematic diagram viewed from the surface of a semiconductor chip.
- FIG. 9 is a schematic configuration diagram of a nonvolatile memory element array according to a second embodiment of the present invention.
- FIG. 9 (a) is a schematic cross section of the cross section taken along line GG in FIG.
- FIG. 8B is a schematic cross-sectional view of the cross section taken along the line H—H in FIG.
- FIG. 10 is a schematic configuration diagram of a nonvolatile memory element according to a third embodiment of the present invention.
- A is a schematic diagram viewed from the surface of a semiconductor chip, and
- B) is an I— Cross section of I line in the arrow direction
- C is a schematic cross-sectional view of the cross section taken along line JJ of (a) as viewed from the direction of the arrow.
- FIG. 11 is a schematic configuration diagram of a nonvolatile memory element according to a fourth embodiment of the present invention.
- (A) is a schematic diagram viewed from the surface of a semiconductor chip, and (b) is a K—
- (C) is a schematic cross-sectional view of the cross section of the LL line of (a) as seen from the direction of the arrow.
- 12 (a) to 12 (d) are schematic cross-sectional views showing a method for manufacturing a nonvolatile memory element according to Embodiment 4 of the present invention.
- FIGS. 13 (a) to 13 (c) are schematic cross-sectional views showing a method for manufacturing a nonvolatile memory element according to Embodiment 4 of the present invention.
- FIG. 14 is a schematic configuration diagram of a nonvolatile memory element array according to a fifth embodiment of the present invention, and is a schematic diagram viewed from the surface of a semiconductor chip.
- FIG. 15 is a schematic configuration diagram of a nonvolatile memory element array according to a fifth embodiment of the present invention.
- FIG. 15 (a) is a schematic cross-sectional view taken along the line Y—Y in FIG. (B) is the schematic sectional drawing which looked at the cross section of the ZZ line of FIG. 14 from the arrow direction.
- FIG. 16 is a schematic configuration diagram of a nonvolatile memory element according to a sixth embodiment of the present invention.
- (A) is a schematic diagram viewed from the surface of the semiconductor chip, and
- (b) is a C—
- FIG. 5C is a schematic cross-sectional view of the cross section of the C line viewed from the direction of the arrow, and
- FIGS. 17 (a) to 17 (d) are schematic cross-sectional views showing a method for manufacturing a nonvolatile memory element according to Embodiment 6 of the present invention.
- 18 (a) to 18 (d) are schematic cross-sectional views showing a method for manufacturing a nonvolatile memory element according to Embodiment 6 of the present invention.
- FIG. 1 is a schematic configuration diagram of the nonvolatile memory element 10 according to the first embodiment of the present invention.
- FIG. 1A is a schematic diagram showing a schematic configuration of the nonvolatile memory element 10 as viewed from the semiconductor chip surface 11.
- Fig. 1 (b) Fig. 1 (a) is a schematic cross-sectional view of the cross section taken along line A-A in the direction of the arrow, and
- Fig. 1 (c) is a schematic cross-sectional view of the cross section of line BB in Fig. 1 (a) as seen from the direction of the arrow. .
- the lower electrode 13 and the upper electrode 15 are disposed in the stacking direction (the thickness direction of the variable resistance film 14, the same applies hereinafter) with the variable resistance film 14 sandwiched therebetween, and the rectifying element is provided above the upper side. 20 are arranged.
- the nonvolatile memory element 10 has a resistance in which a variable resistance film 14 made of a metal oxide material is sandwiched between an upper electrode 15 and a lower electrode 13.
- a change element 16 and a rectifying element 20 connected to the resistance change element 16 and having a barrier layer 18 sandwiched between a lower first electrode layer 17 and an upper second electrode layer 19 are formed on the substrate 12. It is a formed structure.
- the variable resistance element 16 and the rectifying element 20 are connected in series in the stacking direction, and at least the barrier layer 18 among the layers constituting the upper electrode 15 and the rectifying element 20 stacked above the variable resistance film 14. Is a barrier layer having a hydrogen barrier property.
- the area of the barrier layer 18 (the cross-sectional area cut by a plane parallel to the main surface of the substrate 12; hereinafter the same) is larger than the area of the variable resistance film 14. With this configuration, the variable resistance film 14 can be effectively protected from hydrogen.
- both or one of the first electrode layer 17 and the second electrode layer 19 may be configured to be a barrier layer having a hydrogen barrier property. With this configuration, the variable resistance film 14 can be more effectively protected from hydrogen.
- variable resistance film 14 is not necessarily in contact with the upper electrode 15 or the lower electrode 13. Some kind of layer is interposed between the variable resistance film and the electrode!
- variable resistance film 14 is surrounded by the first interlayer insulating film 21, and the upper electrode 15 is surrounded by the second interlayer insulating film 22. Further, the rectifying element 20 on the upper electrode 15 and the second interlayer insulating film 22 is surrounded by the third interlayer insulating film 23 and is covered with the upper part.
- first interlayer insulating film 21, the second interlayer insulating film 22, and the third interlayer insulating film one or more of them may be a barrier layer having a hydrogen barrier property. With this configuration, the variable resistance film 14 can be more effectively protected from hydrogen.
- the resistance change element 16 is not only prevented from being disturbed by the rectifying element 20 connected in series in the stacking direction on the upper portion thereof, but is also large. It can be driven with current drive capability. That is, the rectifying element 20 is configured to be a MIM (Metal-Insulator-Metal) diode, an MSM (Metal-Semiconductor-Metal) diode, or a Schottky diode. Then, these diodes can drive the resistance change element 16 connected in series with a large current drive as compared with PN junction diodes.
- MIM Metal-Insulator-Metal
- MSM Metal-Semiconductor-Metal
- variable resistance film 14 can be prevented from coming into contact with the hydrogen by the barrier layer 18 having a hydrogen barrier property of the rectifying element 20 located above the variable resistance element 16. That is, since the barrier layer 18 has a hydrogen barrier property, a hydrogen atmosphere is not used in the manufacturing process for manufacturing the nonvolatile memory element 10 and a manufacturing method in which hydrogen remains after generation is used. Even if it is placed on, the variable resistance film 14 can be prevented from coming into contact with hydrogen. Therefore, another circuit element (not shown) and wiring (not shown) are formed on the third interlayer insulating film 23 formed on the upper part of the manufactured nonvolatile memory element 10, and this process is performed. Even if hydrogen is used, the variable resistance film 14 comes into contact with the hydrogen and is protected.
- the nonvolatile memory element When manufacturing this circuit element or wiring, the nonvolatile memory element is hard to touch and protected from hydrogen, and therefore, a manufacturing process using a hydrogen atmosphere or a manufacturing process in which hydrogen remains generated can be used. . In other words, it is possible to manufacture by a mass production process that is compatible with the miniaturization process that is mainly based on process rules less than lOOnm. Also, layers other than the barrier layer 18 (the first electrode layer 17, the second electrode layer 19, the first interlayer insulating film 21, the second interlayer insulating film 22, and the third interlayer insulating film 23) are also water. The variable resistance film 14 is more reliably protected from hydrogen by being made of a material having an elementary barrier property.
- FIG. 2 shows an example of the present embodiment.
- the nonvolatile memory element 30 can be manufactured by a manufacturing process that is simpler than that of the nonvolatile memory element 10 and can be highly integrated.
- a schematic block diagram is shown.
- FIG. 2A is a schematic diagram showing a schematic configuration of the nonvolatile memory element 30 viewed from the surface 11 of the semiconductor chip.
- Fig. 2 (b) is a schematic cross-sectional view of the CC line cross section of Fig. 2 (a) as seen from the direction of the arrow, and
- Fig. 2 (c) is a cross-section of DD line of Fig. 2 (a) from the direction of the arrow.
- a schematic cross-sectional view is shown.
- the nonvolatile memory element 30 has a resistance in which the variable resistance film 14 made of a metal oxide material is sandwiched between the upper electrode 15 and the lower electrode 13.
- a variable element 16 and a rectifying element 20 connected to the variable resistance element 16 and having a barrier layer 18 sandwiched between a lower first electrode layer 17 and an upper second electrode layer 19 are formed on the substrate 12.
- the structure is formed as follows. At this time, the upper electrode 15 and the first electrode layer 17 are composed of the same electrode (common electrode) as shown in FIGS. 2 (b) and 2 (c).
- the variable resistance element 16 and the rectifying element 20 are connected in series in the stacking direction, and the barrier layer 18 is configured to be a barrier layer having hydrogen barrier properties.
- the first electrode layer 17 and the second electrode layer 19 may be made of a material having a hydrogen barrier property.
- the first interlayer insulating film 21 and the second interlayer insulating film 28 (interlayer insulating films formed on the first interlayer insulating film 21 and so as to cover the barrier layer 18 and the second electrode layer 19) ) Both or one side is composed of 1S hydrogen barrier material! /, May! /
- variable resistance film 14 is embedded in the first contact hole 24 having a diameter of approximately 0.1 m to 1 m. And disposed on the lower electrode 13.
- the first contact hole 24 is formed through the first interlayer insulating film 21 that covers the lower electrode 13 and is formed on the lower electrode 13.
- the upper electrode 15 of the resistance change element 14 is embedded in the first contact hole 24 on the variable resistance film 14! /.
- variable resistance film is embedded in the first contact hole, and the upper portion of the variable resistance film is covered with a hydrogen barrier layer, so that the variable resistance film is difficult to touch hydrogen. Become and protected.
- the variable resistance film is electrically isolated from adjacent memory cells and can stably repeat resistance change without crosstalk.
- the rectifying element can be electrically separated and formed on the variable resistance film in a self-aligned manner, and a highly integrated nonvolatile memory element free from crosstalk can be realized.
- FIG. 3 shows a change in resistance value when an electrical noise is applied to the resistance change element 16 of the nonvolatile memory element 30 manufactured with the structure of the schematic cross-sectional view shown in FIGS. 2 (b) and 2 (c). Indicated It is.
- the resistance value of the resistance change element 16 varies at the beginning of the measurement immediately after the resistance change element 16 is formed, the resistance after the operation in which the resistance value of the resistance change element 16 becomes almost constant is shown! /, The
- the rectifying element 20 of the nonvolatile memory element 30 operating in this way may be configured to be a MIM diode, an MSM diode, or a Schottky diode.
- both the nonvolatile memory elements 10 and 30 are configured by MIM diodes. This When the rectifying element 20 is configured with such a diode, the current drive capability of the resistance change element 16 can be increased as compared with a case where the rectifying element 20 is configured with a PN junction diode or the like.
- FIG. 5 schematically shows the current-voltage characteristics (IV characteristics) of the MIM diode.
- IV characteristics current-voltage characteristics
- FIG. 5 when the positive voltage noise exceeds VH, the resistance value of the resistance change element 16 becomes the high resistance value Rb, and when the negative voltage noise exceeds VL, the resistance value of the resistance change element 16 becomes the low resistance value Ra.
- the regenerative voltage E3 that reads information by reading the resistance value is applied in the magnitude between VH and VL in Fig. 5.
- the MIM diode when a large voltage is applied to the MIM diode, the MIM diode has a relatively low resistance, and when a small voltage that does not exceed VH or VL is applied, the MIM diode Relatively high resistance.
- the voltage is applied to the nonvolatile memory elements 30 and 10 of the present embodiment in a configuration in which the resistance change element 16 and the MIM diode that is the rectifying element 20 are connected in series.
- the regenerative voltage E3 when the regenerative voltage E3 is applied, the MIM diode has a high resistance, so that the regenerative voltage E3 is applied with a relatively large voltage division to the MIM diode.
- the MIM diode has a low resistance, so the positive voltage E2 or the negative voltage E1 is relatively divided by the resistance change element 16. It is. Therefore, when the resistance value is rewritten, it can be rewritten by applying an appropriate voltage to the nonvolatile memory element.
- the regeneration voltage E3 when reading the resistance value is applied to the non-volatile memory element, the resistance value can be safely read without accidentally rewriting the resistance value even if noise or the like is superimposed on the reproduction voltage E3. . Even if an MSM diode or Schottky diode is used instead of the MIM diode, the same effect can be expected although the forward and reverse characteristics of the diode are slightly changed.
- nonvolatile memory element for example, a rectifying element such as a MIM diode is connected in series with the resistance change element, and therefore, it is possible to prevent write disturb.
- the nonvolatile memory element or memory cell in which the variable resistance element and the rectifying element are connected in series is in a high resistance state because no voltage is applied to the rectifying element when data is not read or written.
- Non-volatile consisting only of resistance change element Compared to the emitting memory element or memory cell, the resistance change element can be further protected from electrical noise.
- the applied voltage is applied with a stable magnitude of the applied voltage force S, which is stably dropped by the rectifier element. It is possible to more reliably prevent the occurrence of accidents. Therefore, a highly reliable nonvolatile memory element can be realized.
- the method for manufacturing the nonvolatile memory element 30 according to the present embodiment includes a step of forming the lower electrode 13 on the substrate 12, a resistance film forming step of forming the variable resistance film 14 on the lower electrode 13, and a variable An upper electrode forming step for forming the upper electrode 15 on the resistance film 14, a step for forming the barrier layer 18 on the upper electrode 15, and a step for forming the second electrode layer 19 on the barrier layer 18 are performed. I have. The last two processes correspond to the process of forming the rectifier element.
- the upper electrode 15 is the first electrode ( (It is not shown in the figure) and is configured in common (the upper electrode and the first electrode layer are one common electrode), so the description of this step is omitted.
- the barrier layer 18 on the variable resistance film 14 forms a barrier layer having hydrogen barrier properties.
- another layer may form a barrier layer having hydrogen barrier properties. That is, in addition to the barrier layer 18, one or more of the upper electrode 15, the first electrode layer 17, the second electrode layer 19, the first interlayer insulating film 21, and the second interlayer insulating film 28 are used. A barrier layer having properties may be formed.
- the resistance film forming step the first interlayer insulating film 21 covering the lower electrode 13 is formed, and the first contact hole 24 penetrating the first interlayer insulating film 21 is formed in the lower electrode 13.
- a step of forming a hole formed thereon, a step of embedding the variable resistance film 14 in the first contact hole 24, and a step of forming the variable resistance film 14 on the lower electrode 13, and a variable resistance film on the first interlayer insulating film 21 It consists of a step of removing 14 to flatten the surface.
- the upper electrode forming step includes removing the variable resistance film 14 above the first contact hole 24 to form a recess in the upper portion of the first contact hole 24 and embedding the upper electrode 15 in the recess. It consists of.
- the process flow will be described in order for the manufacturing method configured as described above.
- a lower electrode 13 made of an A1 material is deposited on an Si material substrate 12 by a vapor deposition method and an etching method with a width of 0 ⁇ l ⁇ m and a thickness of 0 ⁇ 1 m. It is formed to extend in a predetermined direction. Furthermore, an oxide film (SiO film) is used as the first interlayer insulating film 21 by CVD or the like.
- the substrate 12 and the lower electrode 13 are deposited so as to have a thickness of 250 nm.
- a first contact hole 24 having a diameter of 80 nm is formed on the lower electrode 13 through the first interlayer insulating film 21 by dry etching, for example.
- the first contact hole 24 is formed by supplying a variable resistance film 14 embedded with a resistance change material having an Fe 2 O force, for example, by supplying a transition metal oxide film material by sputtering.
- variable resistance film 14 deposited on the first interlayer insulating film 21 is formed by using the CMP (chemical mechanical polishing) technique. It is removed until the surface of 21 is exposed, leaving only what is deposited in the first contact hole 24.
- CMP chemical mechanical polishing
- the upper portion of the variable resistance film 14 in the first contact hole 24 4 is removed by using etch back to form a recess 25 having a depth of 30 nm.
- the A1 material is filled in the recess 25 by sputtering and formed into a layer as the material of the upper electrode 15 on the first interlayer insulating film 21, and then the first interlayer insulating film 21 on the first interlayer insulating film 21 by CMP technology.
- the electrode material is removed.
- the SiN film 26 is lOnm and the A1 material 27 is 0.1 m thick by sputtering. Formed in layers.
- the barrier electrode 18 made of a linear SiN film having a width of 180 nm and the second electrode 19 made of the A1 material are formed so as to cover the upper electrode 15. 7 Form as shown in (c).
- the barrier layer 18 and the second electrode 19 are covered, and the SiO2 is formed on the first interlayer insulating film 21.
- a second interlayer insulating film 28 made of two films is formed as an oxide film having a thickness of 0.4 111 by CVD or the like as shown in FIG.
- the nonvolatile memory element 30 is formed, resistance this the force s Wakakaru the rectifying element 20 is formed by connecting in series in the stacking direction on the anti-change element 16.
- the nonvolatile memory element 30 is manufactured by the above process flow.
- the manufacturing process shown in the present embodiment is manufactured by, for example, the same mask process as a miniaturized semiconductor planar process such as a CMOS process, and a special semiconductor unique to the variable resistance film 14 in the manufacture of the variable resistance element 16. The process is not used. Therefore, the variable resistance film 14 can be manufactured with the minimum size of the process rule of the process to be used, for example, the process rule of less than lOOnm, which has a good affinity with the semiconductor process that is becoming finer.
- the barrier layer positioned above the variable resistance film is formed as a barrier layer having a hydrogen barrier property, so that the variable resistance film becomes hydrogen.
- the memory cell in which the variable resistance element and the rectifier element are connected in series is in a high resistance state because the voltage force S is not applied to the rectifier element when data is not read or written, and only the variable resistance element is present.
- the resistance change element can be further protected from electrical noise and the like as compared with the memory cell made of the above.
- the voltage applied to the memory cell is applied with a stable magnitude of the applied voltage force S, which is stably dropped by the rectifier element, so that a large voltage is applied to the resistance change element. Therefore, it is possible to reliably prevent accidental rewriting. Therefore, a highly reliable nonvolatile memory element can be realized.
- the area of the barrier layer is larger than the area of the variable resistance film. Therefore, since the variable resistance film is surely covered with the hydrogen noble layer, it is possible to more effectively suppress contact with hydrogen. Further, the rectifying element can be electrically separated and formed on the variable resistance film in a self-aligning manner, and a highly integrated nonvolatile memory element free from crosstalk can be realized.
- a hydrogen barrier layer is formed using a SiN layer containing nitrogen in the barrier layer in this embodiment, a hydrogen noalayer may be formed as a layer containing nitrogen. Furthermore, a hydrogen barrier layer may be formed as a layer in which both or one of the first electrode layer and the second electrode layer contains nitrogen. Since materials containing nitrogen generally have a hydrogen barrier property, they can be used as materials for the barrier layer.
- the barrier layer is made of one or more substances selected from the group consisting of SiN, SiON, and TiAlON. It is good also as a structure including.
- SiN if the element ratio of N to Si is increased (for example, 1 or more and 1.33 or less), the insulation becomes higher, and the rectifying element 20 becomes a MIM diode.
- the element ratio of N to Si is small (for example, greater than 0 and less than 1), it becomes closer to a semiconductor, and the rectifier element 20 becomes an MSM diode.
- the characteristics of the diode can be adjusted by adjusting the element ratio.
- the interlayer insulating film is made of a material having a hydrogen barrier property
- SiON As a material.
- the ratio of elements in SiON is not particularly limited! / ⁇ (the same applies hereinafter).
- the electrode or the electrode layer when configured to have a hydrogen barrier property, the electrode or the electrode layer includes one or more substances selected from the group consisting of TiAlN, TiN, TaN, TaAlN, and TaSiN. Even so! /
- FIGS. 8 and 9 are diagrams showing a second embodiment of the present invention.
- FIG. 8 shows a schematic configuration diagram of the configuration of the cross-point type nonvolatile memory element array 40 as viewed from the semiconductor chip surface 31.
- the nonvolatile memory element array 40 has a configuration in which the nonvolatile memory elements 30 in FIG. That is, in FIG. 8, the lower electrode 13 on the substrate (not shown), and the lower electrode 13 and the striped second electrode layer 19 intersecting at right angles here are the resistance change element 16. And the rectifying element 20 are sandwiched. With such a configuration, write disturb can be prevented and driving can be performed with a large current driving capability. That is, the rectifying element 20 is configured to be a MIM diode, an MSM diode, or a Schottky diode. Then, these diodes can drive the resistance change element 16 connected in series with a larger current driving force than a PN junction diode.
- the resistance change element 16 and the rectifying element 20 are disposed between the lower electrode 13 and the second electrode layer 19 at the intersection of these to constitute the memory cell F, and as a whole, the matrix-shaped memory cell A plurality of Fs are configured. That is, the variable resistance film (not shown) of the memory cell F includes a stripe-shaped lower electrode 13 and a stripe-shaped second electrode. The lower electrode 13 intersects the second electrode layer 19 between the layers 19.
- the nonvolatile memory element array 40 is formed in a plurality so that the lower electrode 13 extends in parallel to each other in a first plane parallel to the main surface of the substrate 12, and the second electrode A plurality of layers 19 are formed so as to cross the plurality of lower electrodes 13 so as to extend in parallel with each other in a second plane parallel to the first plane, and the plurality of lower electrodes 13 and the plurality of first electrodes are formed.
- the variable resistance film 14 and the upper electrode 15 (first electrode layer 17) are disposed so as to be interposed between the lower electrode 13 and the second electrode layer 19 corresponding to the three-dimensional intersections of the second electrode layer 19, respectively.
- the barrier layer 18 the nonvolatile memory element 16 and the rectifying element 20 are formed corresponding to each of the three-dimensional intersections.
- variable resistance film (not shown) of the memory cell F is sandwiched between the stripe-shaped lower electrode and the stripe-shaped upper electrode, and the lower electrode is the upper electrode.
- a plurality of matrix-like memory cells F may be formed so as to intersect with the electrodes to form a cross-point type nonvolatile memory element. That is, the upper electrode 15 (first electrode layer 17) is interposed between the lower electrode 13 and the second electrode layer 19 so as to extend in parallel with the second electrode layer 19 (with the lower electrode 13). It is provided so that it intersects three-dimensionally!
- FIG. 9 (a) is a schematic cross-sectional view of the nonvolatile memory element array 40 of FIG. 8 as viewed from the direction of the arrows along the line GG.
- FIG. 9B is a schematic cross-sectional view of the non-volatile storage element array 40 of FIG. 8 as seen from the direction of the arrows along the line H—H. Note that a non-volatile memory having the same configuration as that of the non-volatile memory element 30 shown in FIG. 8 is enclosed in the region surrounded by the broken line shown in FIG.
- FIG. 9 (a) 8 memory cells F are arranged side by side!
- a variable resistance film 14 made of a metal oxide material is connected to a resistance change element 16 sandwiched between a lower electrode 13 and an upper electrode 15, and a barrier layer 18 is connected to a lower first electrode layer 17 and an upper part.
- the rectifying element 20 is sandwiched between the second electrode layer 19.
- the rectifying element 20 and the resistance change element 16 are connected in series in the stacking direction, and the barrier layer 18 is a layer having a hydrogen barrier property.
- both or one of the upper electrode 15 and the second electrode layer 19 that also serve as the first electrode layer 17 may be a layer having a hydrogen barrier property.
- FIGS. 9 (a) and 9 (b) are schematic cross-sectional views of the nonvolatile memory element array 40 as viewed from the mutually orthogonal positions.
- the stripe-shaped lower electrode 13 and the stripe-shaped second electrode 13 are shown in FIG.
- the electrode layer 19 intersects at a substantially right angle, and the resistance change element 16 including the variable resistance film 14 and the rectifier element 20 are sandwiched between them.
- the rectifying element 20 can be separated, and a complicated process is required.
- the element-separated rectifier element 20 can be integrated without adding. In this case, even if the barrier layer 18 is not separated between adjacent memory cells, if the upper electrode 15 is buried and separated in the first contact hole 24, the nonvolatile memory element array 40 is used. Can be operated in the same manner as the structure in which the barrier layer 18 is electrically isolated and the elements are isolated.
- variable resistance film 14 of the plurality of memory cells F is applied with electrical noise from the upper electrode 15 to the lower electrode 13 via the rectifying element 20.
- the variable resistance film 14 exhibits a characteristic of increasing or decreasing its resistance value. Then, recording or reading of information is performed in the same manner as in the first embodiment due to the change in resistance value.
- the configuration in which the variable resistance element 16 and the rectifying element 20 are connected in series in the stacking direction appropriately rewrites information to the variable resistance element 16 by using the diode characteristics of the rectifying element 20 appropriately. Reading can be performed. That is, when information is rewritten in the resistance change element 16, a relatively large voltage is applied to each memory cell F of the nonvolatile memory element array 40 to operate the diode 16 in a low resistance state. In this case, since the diode 16 is in a low resistance state, the voltage can be efficiently applied to the resistance change element 16 with a small voltage drop at the rectifying element 20 of the applied voltage. I can do it.
- the highly integrated and practical cross-point type nonvolatile memory element array 40 should be manufactured by a mass production process having an affinity with a miniaturization process mainly based on a process rule of less than lOOnm. Can do. Since the rectifying element is connected to the upper portion to increase the current driving capability, the resistance change element can repeat the resistance change stably.
- the manufacturing method of the cross-point type nonvolatile memory element array 40 shown in the present embodiment is manufactured in the same manner as the manufacturing method of the nonvolatile memory element 30 in FIG. 2 shown in the first embodiment. I'll do it with power.
- FIG. 10 is a schematic configuration diagram of the nonvolatile memory element 45 according to the third embodiment of the present invention.
- FIG. 10A is a schematic diagram showing a schematic configuration of the nonvolatile memory element 45 viewed from the semiconductor chip surface 36.
- Fig. 10 (b) is a schematic cross-sectional view of the cross section taken along the line I-I in Fig. 10 (a) from the direction of the arrow. A schematic sectional view is shown.
- a configuration in which a metal wiring layer is further provided in parallel on the second electrode layer 19 of the nonvolatile memory element 45 is substantially provided.
- the wiring resistance of the second electrode layer 19 is reduced to achieve higher speed and lower power consumption.
- the nonvolatile memory element 45 has a resistance in which the variable resistance film 14 made of a metal oxide material is sandwiched between the upper electrode 15 and the lower electrode 13.
- a change element 16 and a rectifier element 20 connected to the resistance change element 16 and having a barrier layer 18 sandwiched between a lower first electrode layer 17 and an upper second electrode layer 19 are formed on a substrate 12.
- the structure is equipped.
- the upper electrode 15 and the first electrode layer 17 are composed of the same electrode as shown in FIGS. 10 (b) and 10 (c).
- the variable resistance element 16 and the rectifying element 20 are connected in series in the stacking direction, and the barrier layer 18 is configured to be a layer having a hydrogen barrier property.
- both or one of the first electrode layer 17 and the second electrode layer 19 may be a layer having a hydrogen barrier property.
- One or more of the interlayer insulation films are Even if it is a layer with key properties.
- variable resistance film 14 is buried on the first contact hole 24 having a diameter of about 0.1, 1 m and is disposed on the lower electrode 13.
- the first contact hole 24 covers the lower electrode 13 and is formed through the first interlayer insulating film 21 formed on the lower electrode 13. Furthermore, the upper electrode 15 of the resistance change element 14 is embedded in the first contact hole 24 on the variable resistance film 14.
- variable resistance film is embedded in the first contact hole, and the upper portion of the variable resistance film is covered with a hydrogen barrier layer, which makes it difficult for the variable resistance film to be exposed to hydrogen. Can protect you.
- the variable resistance film is electrically isolated from the adjacent memory cells and can stably repeat the resistance change without crosstalk.
- the rectifying element can be electrically separated and formed on the variable resistance film in a self-aligning manner, and a highly integrated crosstalk curry and nonvolatile memory element can be realized.
- a groove 34 having a depth of 0.1 m is formed in the second interlayer insulating film 23 in parallel with the second electrode layer 19, In this groove, a metal wiring layer 37 made of Cu, for example, is buried to a thickness of 0.1 m. Then, a third interlayer insulating film 38 is formed on the upper surface of the metal wiring layer 37 and the second interlayer insulating film 23.
- a contact hole may be formed instead of the force in which the metal wiring layer is embedded in the groove, and the metal wiring layer is embedded in the contact hole. Yes.
- the barrier layer may form a hydrogen barrier layer as a layer containing nitrogen.
- the hydrogen barrier layer may be formed as a layer in which one or both of the first electrode layer and the second electrode layer contain nitrogen.
- the barrier layer may include one or more substances selected from the group consisting of SiN, SiON, and TiAlON.
- SiN increasing the elemental ratio of N to Si increases the insulation, and the rectifier 20 becomes a MIM diode.
- the element ratio of N to Si is reduced, it becomes closer to a semiconductor, and the rectifier element 20 becomes an MSM diode.
- SiON and TiAl ON the diode characteristics can be adjusted by adjusting the element ratio.
- the interlayer insulating film is made of a material having a hydrogen barrier property, it is preferable to use SiON as a material.
- the electrode or the electrode layer is one or more substances selected from the group consisting of TiAlN, TiN, TaN, TaAlN, and TaSiN. It may be a configuration that includes! /.
- FIG. 11 is a schematic configuration diagram of a nonvolatile memory element 50 according to the fourth embodiment of the present invention.
- FIG. 11A is a schematic diagram showing a schematic configuration of the nonvolatile memory element 50 viewed from the surface 11 of the semiconductor chip.
- Fig. 11 (b) is a schematic cross-sectional view of the cross section of the KK line in Fig. 11 (a) as seen from the direction of the arrow. Show cross section
- the resistance change element 16 is a rectifying element.
- variable resistance film 14 is disposed above the rectifying element 20 so as to be sandwiched between the lower electrode 13 and the upper electrode 15.
- variable resistance film 14 made of a metal oxide material is sandwiched between the upper electrode 15 and the lower electrode 13.
- a resistance change element 16 and a rectification element 20 connected to the resistance change element 16 and having a barrier layer 18 sandwiched between a lower first electrode layer 17 and an upper second electrode layer 19 are connected to the substrate 12.
- the rectifying element 20 and the resistance change element 16 are connected in series in the stacking direction, and the barrier layer 18 stacked below the variable resistance film 14 is a barrier layer having a hydrogen barrier property.
- the second electrode layer 19 of the rectifying element 20 and the lower electrode 13 of the resistance change element 16 are composed of the same electrode.
- the upper electrode 15 may be formed as a barrier layer having a hydrogen barrier property.
- variable resistance film 14 may be surrounded by a first interlayer insulating film 21 having a hydrogen-nore property, and the upper electrode 15 and the metal wiring layer 37 have a hydrogen barrier property at the periphery and the upper part.
- the second interlayer insulating film 28 may be surrounded and covered.
- the rectifying element 20 is covered with a lower interlayer insulating film 51, and the lower electrode 13 is surrounded by a lower interlayer insulating film 51.
- the lower interlayer insulating film 51 may be formed as a barrier layer having hydrogen barrier properties.
- the resistance change element 16 is connected to the lower portion of the resistance change element 16 by the rectifying element 20 connected in series in the stacking direction as in the first to third embodiments. In addition to being prevented from being blocked, it can be driven with a large current driving capability.
- the barrier layer 18 under the variable resistance film 14 has a hydrogen barrier property
- a layer made of a material that generates hydrogen for example, a BPSG layer
- the variable resistance film 14 can be further effectively protected from hydrogen by configuring the other layers (the upper electrode 15 and the interlayer insulating film) with a material having a hydrogen barrier property.
- a metal wiring layer 37 made of Cu is formed on the upper electrode 15, and the wiring resistance of the wiring connected to the upper electrode 15 can be reduced, so that the memory cell and the nonvolatile memory can be reduced. Higher device speed and lower noise can be achieved.
- the step of forming the metal wiring layer made of Cu hydrogen treatment for stabilizing the characteristics of the metal wiring layer is performed after the metal wiring layer is formed.
- the upper electrode of the resistance change element is formed as a barrier layer having a hydrogen barrier function, hydrogen will reach the variable resistance film.
- the resistance of the variable resistance element can be suppressed and the resistance of the wiring can be reduced by the metal wiring layer, so that a low parasitic resistance, a highly reliable memory cell and a nonvolatile element can be stably manufactured.
- a force S in which the metal wiring layer is embedded in the groove may be formed, and a contact hole may be formed instead of the groove, and the metal wiring layer may be embedded in the contact hole.
- non-volatile memory element 50 shown in FIG. 11 configured as described above operates in the same manner as the non-volatile memory element 30 shown in the first embodiment. I will omit it.
- the rectifying element forming step for forming the rectifying element 20 including the barrier layer 18 on the substrate 12 and the variable resistance film 14 on the rectifying element 20 are provided.
- a resistance film forming process to be formed and an upper electrode forming process of forming the upper electrode 15 on the variable resistance film 14 are provided.
- the barrier layer 18 below the variable resistance film 14 is formed as a barrier layer having hydrogen barrier properties.
- a first electrode layer 17 made of A1 material and a barrier layer 18 made of SiN film are formed on a Si material substrate 12 with a thickness of 0.1 m, respectively.
- the layers are stacked by a method or the like, and are formed with a width of 0... 1 m so as to extend in a predetermined direction by an etching method.
- an oxide film made of an SiO film is used as the lower interlayer insulating film 51 by the CVD method or the like to form the substrate 12 and the first electric current.
- the electrode layer 17 and the barrier layer 18 are deposited so as to have a thickness of 0.3 m. Then, after planarizing the surface of the lower interlayer insulating film 51, as shown in FIG. 12A, a lower contact hole 52 having a diameter of 90 nm penetrating the lower interlayer insulating film 51 is formed as a lower hole forming step.
- the barrier layer 18 is formed by dry etching.
- the second electrode layer 19 made of the A1 material is buried in the lower contact hole 52 by, eg, CVD, and is also formed on the lower interlayer insulating film 51. Then, using the CMP (Chemical Mechanical Polishing) technique, the second electrode layer 19 on the lower interlayer insulating film 51 is removed, and only the one buried in the lower contact hole 52 is left and planarized. Furthermore, as shown in FIG. 12 (c), an oxide film made of an SiO film is formed on the first interlayer by CVD or the like.
- the first contact hole 24 having a diameter of 80 nm is formed on the second electrode layer 19 so as to penetrate the first interlayer insulating film 21 by dry etching.
- the second electrode layer 19 also serves as the lower electrode 13 of the resistance change element 16.
- the first contact hole is filled with, for example, a resistance change material having Fe 2 O force by supplying a transition metal oxide film material by a sputtering method.
- variable resistance film 14 is formed, and the variable resistance film 14 is also deposited in layers on the first interlayer insulating film 21.
- variable resistance film 14 deposited on the first interlayer insulating film 21 is formed by using the CMP (Chemical Mechanical Polishing) technique. It is removed until the surface of the film 21 is exposed, leaving only what is deposited in the first contact hole 24. Then, as shown in FIG. 13 (b), the upper electrode 15 having a thickness of 0 .; 1 m is formed on the first interlayer insulating film 21 by covering the variable resistance film 14 by, for example, sputtering. After that, the metal wiring layer 37 made of Cu is laminated on the upper electrode 15 to a thickness of 0.1 m.
- CMP Chemical Mechanical Polishing
- the upper electrode 15 and the metal wiring layer 37 having a width of 90 nm covering the variable resistance film 14 are formed by etching, and then the upper electrode 15 and the metal wiring layer 37 are covered.
- a fluorine-doped oxide film is formed on the first interlayer insulating film 21 by, for example, the CVD method.
- the nonvolatile memory element 50 is manufactured by the above process flow.
- the manufacturing process shown in the present embodiment is manufactured by the same mask process as a miniaturized semiconductor planar process such as a CMOS process, and a special semiconductor unique to the variable resistance film 14 is also manufactured in the variable resistance element 16.
- the process is not used. Therefore, the variable resistance film 14 can be manufactured with the minimum size of the process rule of the process to be used, for example, the process rule of less than lOOnm, which has a good affinity with the semiconductor process that is becoming finer.
- the barrier layer positioned below the variable resistance film is formed as a barrier layer having a hydrogen barrier property. Protected by touching the hydrogen coming out of.
- a hydrogen barrier layer is formed using a SiN layer containing nitrogen as the barrier layer.
- the barrier layer may be a layer containing nitrogen.
- the upper electrode may be formed as a hydrogen barrier layer and may be a layer containing nitrogen.
- a hydrogen barrier layer may be formed as a layer in which both or one of the first electrode layer and the second electrode layer contains nitrogen.
- the interlayer insulating film may have a hydrogen barrier property.
- the barrier layer may include one or more substances selected from the group consisting of SiN, SiON, and TiAlON.
- SiN increasing the elemental ratio of N to Si increases the insulation, and the rectifier 20 becomes a MIM diode.
- the element ratio of N to Si is reduced, it becomes closer to a semiconductor, and the rectifier element 20 becomes an MSM diode.
- SiON and TiAl ON the diode characteristics can be adjusted by adjusting the element ratio.
- the interlayer insulating film is made of a material having a hydrogen barrier property, it is preferable to use SiON as a material.
- the electrode or the electrode layer is one or more substances selected from the group consisting of TiAlN, TiN, TaN, TaAlN, TaSiN. It may be a configuration that includes! /.
- FIG. 14 and FIG. 15 are diagrams showing a fifth embodiment of the present invention.
- FIG. 14 shows the configuration of a cross-point type nonvolatile memory element array 55 on the surface of a semiconductor chip.
- the nonvolatile memory element array 55 has a configuration in which the nonvolatile memory elements 50 of FIG. That is, in FIG. 14, the first electrode layer 17 on the substrate (not shown), and the first electrode layer 17 and the striped upper electrode 15 intersecting at right angles here are the resistance change element 16 and The rectifier element 20 is sandwiched between the!
- the nonvolatile memory element array 55 is formed in a plurality so that the first electrode layers 17 extend in parallel to each other in a first plane parallel to the main surface of the substrate 12.
- the plurality of first electrodes 15 are formed so as to three-dimensionally intersect with the plurality of first electrode layers 17 so as to extend in parallel with each other in a second plane parallel to the first plane.
- the barrier layer 18 and the second electrode layer 19 (lower electrode) are interposed between the first electrode layer 17 and the upper electrode 15 corresponding to the three-dimensional intersections of the upper electrode 15 and the plurality of upper electrodes 15, respectively. 13) and the variable resistance film 14 are provided, so that the rectifying element 20 and the nonvolatile memory element 16 are formed corresponding to each of the three-dimensional intersections.
- the rectifying element 20 is configured to be a MIM diode, an MSM diode, or a Schottky diode. Then, these diodes can drive the resistance change element 16 connected in series with a large current driving force as compared with a PN junction diode or the like.
- first electrode layers 17 (17a, 17b, 17c, 17d, 17e, 17f, 17g, 17h) and eight upper electrodes 15 (15a, 15b, 15c, 15d) 15e, 15f, 15g, 15h).
- the resistance change element 16 and the rectifying element 20 are disposed between the first electrode layer 17 and the upper electrode 15 at the intersection of these to constitute the memory cell X, and the memory cell in the form of a matrix as a whole A plurality of Xs are configured. That is, the variable resistance film (not shown) of the memory cell X is sandwiched between the stripe-shaped first electrode layer 17 and the stripe-shaped upper electrode 15, and the first electrode layer 17 intersects the upper electrode 15. is doing.
- variable resistance film (not shown) of the memory cell X is sandwiched between the stripe-shaped lower electrode and the stripe-shaped upper electrode, and the lower electrode intersects with the upper electrode.
- the cross-point type nonvolatile memory element may be configured by configuring a plurality of matrix-like memory cells X in the configuration. That is, the second electrode layer 19 (lower electrode 13) is interposed between the first electrode layer 17 and the upper electrode 15 so as to extend in parallel with the first electrode layer 17 (the upper electrode 15 and the three-dimensional electrode). It ’s set up to intersect! /!
- FIG. 15 (a) shows a schematic cross-sectional view of the nonvolatile memory element array 55 of FIG. 14 as seen from the cross section along the line Y—Y.
- FIG. 15 (b) shows a schematic cross-sectional view of the nonvolatile memory element array 55 of FIG. 14 as seen from the cross section taken along the line ZZ. Note that the memory cell X of the nonvolatile memory element array 55 having the same configuration as the nonvolatile memory element 50 shown in FIG. 11 is shown in the region surrounded by the broken line shown in FIG.
- FIG. 15 (a)! / 8 memory cells X are lined up! /.
- a variable resistance film 14 made of a metal oxide material is connected to a resistance change element 16 sandwiched between a lower electrode 13 and an upper electrode 15, and a barrier layer 18 is connected to a lower first electrode layer 17 and an upper part.
- Second electric The rectifying element 20 is sandwiched between the polar layer 19.
- the present embodiment has a configuration in which the resistance change element 16 is laminated on the rectifying element 20.
- FIGS. 15 (a) and 15 (b) are schematic cross-sectional views of the nonvolatile memory element array 55 as viewed from the mutually orthogonal positions.
- the stripe-shaped first electrode layer 17 and the top of the stripe shape It can be seen that the electrodes 15 intersect substantially at right angles, and the variable resistance element 16 and the rectifying element 20 including the variable resistance film 14 are sandwiched therebetween.
- the nonvolatile memory element array 55 since the second electrode layer 19 is embedded in the lower contact hole 52 of the lower interlayer insulating film 51, the rectifying element 20 can be separated. In this case, even if the barrier layer 18 is not separated between adjacent memory cells, if the second electrode layer 19 is buried and separated in the lower contact hole 52, the nonvolatile memory element array 55 can perform the same operation as the structure in which the barrier layer 18 is electrically isolated and the elements are isolated.
- variable resistance films of the plurality of memory cells X are shown in FIGS. 14 and 15 as well.
- variable resistance film 14 electrical noise is applied from the upper electrode 15 to the lower electrode 13 and the rectifying element 20. By applying this electrical noise, the variable resistance film 14 exhibits the characteristic of increasing or decreasing its resistance value. Then, recording or reading of information is performed in the same manner as in the first embodiment due to the change in the resistance value.
- variable resistance element 16 and the rectifying element 20 are connected in series in the stacking direction makes it possible to rewrite information to the variable resistance element 16 and appropriately rewrite information to the variable resistance element 16. Reading can be performed.
- the highly integrated and highly practical cross-point type nonvolatile memory element array 55 must be manufactured by a mass production process that is compatible with a miniaturization process mainly based on process rules of less than lOOnm. Can do. Since the rectifying element is connected to the lower portion to increase the current driving capability, the resistance change element can repeat the resistance change stably. Note that the manufacturing method of the cross-point type nonvolatile memory element array 55 shown in the present embodiment is manufactured in the same manner as the manufacturing method of the nonvolatile memory element 50 of FIG. 11 shown in the fourth embodiment. I can do that.
- the memory cell of the nonvolatile memory element is configured by connecting a resistance change element and a rectifier element in series.
- the arrangement of the rectifying elements either may be present in the stacking direction.
- FIG. 16 is a schematic configuration diagram of a nonvolatile memory element 60 according to the sixth embodiment.
- FIG. 16A is a schematic diagram showing a schematic configuration of the nonvolatile memory element 60 as viewed from the surface 11 of the semiconductor chip.
- Fig. 16 (b) is a schematic cross-sectional view of the cross-section of line C-C in Fig. 16 (a) as seen from the direction of the arrow. A schematic sectional view is shown.
- the nonvolatile memory element 60 in FIG. 16 has a configuration suitable for high integration, similar to the nonvolatile memory element 30 in FIG.
- the nonvolatile memory element 60 has a resistance in which the variable resistance film 14 made of a metal oxide material is sandwiched between the upper electrode 15 and the lower electrode 13.
- a change element 16 and a rectifier element 20 connected to the resistance change element 16 and having a barrier layer 18 sandwiched between a lower first electrode layer 17 and an upper second electrode layer 19 are formed on the substrate 12.
- the structure is formed as follows.
- the upper electrode 15 and the first electrode layer 17 are composed of the same electrode (common electrode) as shown in FIGS. 16 (b) and 16 (c).
- the resistance change element 16 and the rectifying element 20 are connected in series in the stacking direction, and the barrier layer 18 is configured to be a hydrogen barrier layer.
- the second interlayer insulating layer 22 is laminated on the first interlayer insulating layer 21 so that the second interlayer insulating layer 22 is a barrier layer having hydrogen noorness. It is configured. Note that both or one of the first electrode layer 17 and the second electrode layer 19 may be further configured to have a hydrogen-nore property.
- variable resistance film 14 is embedded in the first contact hole 24 having a diameter of about 0.1, 1 m. And disposed on the lower electrode 13.
- the first contact hole 24 includes a first interlayer insulating film 21 and a second interlayer insulating film 22 formed on the lower electrode 13 so as to cover the lower electrode 13. It is formed through. Further, the upper electrode 15 of the resistance change element 14 is embedded in the first contact hole 24 and / or embedded on the variable resistance film 14.
- variable resistance film is embedded in the first contact hole, and the upper portion of the variable resistance film is completely covered with the hydrogen barrier layer (the barrier layer 18 and the second interlayer insulating film 22). Therefore, the variable resistance film is protected without touching the hydrogen entering the upward force.
- the variable resistance film is embedded in the first contact hole, the variable resistance film is electrically isolated from the adjacent memory cells, and there is no crosstalk, so that the resistance change can be repeated stably.
- the rectifying element can be electrically separated and formed on the variable resistance film in a self-aligning manner, and a highly integrated nonvolatile memory element without crosstalk can be realized.
- nonvolatile memory element 60 The operation of the nonvolatile memory element 60 is the same as that of the first embodiment, and a description thereof will be omitted.
- the method for manufacturing the nonvolatile memory element 60 according to the present embodiment includes a step of forming the lower electrode 13 on the substrate 12, and a resistance film forming step of forming the variable resistance film 14 on the lower electrode 13.
- the last two processes correspond to the process of forming the rectifier element.
- a step of forming the first electrode 17 on the upper electrode 15 may be added.
- the upper electrode 15 is configured in common with the first electrode 17. Since the upper electrode and the first electrode layer are one common electrode, the description of this step is omitted.
- the barrier layer 18 and the second interlayer insulating layer 22 on the variable resistance film 14 form a barrier layer having a hydrogen barrier property.
- another layer may form a barrier layer having hydrogen barrier properties. That is, in addition to the barrier layer 18, one or more of the upper electrode 15, the first electrode 17, the second electrode 19, the first interlayer insulating layer 21, and the third interlayer insulating layer 23 are hydrogen barriers. A barrier layer having properties may be formed.
- the first interlayer insulating film 21 covering the lower electrode 13 is formed.
- a step of forming a second interlayer insulating film 22 covering the first interlayer insulating film 21, and a first contact hole 24 penetrating the first interlayer insulating film 21 and the second interlayer insulating film 22 Forming a hole on the lower electrode 13, filling the variable resistance film 14 in the first contact hole 24, forming the variable resistance film 14 on the lower electrode 13, and on the second interlayer insulating film 22
- the variable resistance film 14 is removed to flatten the surface.
- variable resistance film 14 above the first contact hole 24 is removed to form a recess in the upper portion of the first contact hole 24, and the upper electrode 15 is embedded in the recess. It consists of about.
- the process flow will be described in order for the manufacturing method configured as above.
- a lower electrode 13 made of an A1 material is deposited on a substrate 12 made of Si material by a vapor deposition method and an etching method with a width of 0 ⁇ l ⁇ m and a thickness of 0 ⁇ 1 m. It is formed to extend in a predetermined direction. Furthermore, an oxide film (SiO film) is used as the first interlayer insulating film 21 by CVD or the like.
- the substrate 12 and the lower electrode 13 are deposited so as to have a thickness of 250 nm. Further, an oxide film (SiON film) having a hydrogen barrier function is deposited as a second interlayer insulating film 22 by CVD or the like so as to cover the first interlayer insulating film 21 and to have a thickness of 25 nm.
- SiON film SiON film
- a first contact hole 24 having a diameter of 80 nm is formed on the lower electrode 13 through the first interlayer insulating film 21 by dry etching, for example.
- the first contact hole 24 is formed by supplying a transition metal oxide film material by a sputtering method.
- variable resistance film 14 deposited on the second interlayer insulating film 22 is formed by using the CMP (Chemical Mechanical Polishing) technique. It is removed until the surface of the film 22 is exposed, leaving only what is deposited in the first contact hole 24.
- CMP Chemical Mechanical Polishing
- the SiON film Since the SiON film has a low etching rate, it functions as a stop layer.
- the first contact hole is formed by using etch back.
- the upper portion of the variable resistance film 14 in 24 is removed to form a recess 25 having a depth of 30 nm. Then, for example, the A1 material is filled in the recess 25 by sputtering and formed into a layer as the material of the upper electrode 15 on the first interlayer insulating film 21, and then the second interlayer insulating film 2 by CMP technology. Remove the electrode material on 2. Further, on the upper electrode 15 and the second interlayer insulating film 22
- the SiN film 26 is grown to 10 nm and the A1 material 2
- the barrier electrode 18 made of a linear SiN film having a width of 180 nm and the second electrode 19 made of the A1 material are formed so as to cover the upper electrode 15. 18 Form as shown in (c).
- the barrier layer 18 and the second electrode 19 are covered, and the SiO2 is formed on the first interlayer insulating film 21.
- a third interlayer insulating film 23 made of two films is formed as an oxide film having a thickness of 0.4 111 by CVD or the like as shown in FIG. In this manner, the nonvolatile memory element 60 is formed, and the rectifying element 20 is formed on the variable resistance element 16 in series in the stacking direction.
- the nonvolatile memory element 60 is manufactured by the above process flow.
- the manufacturing process shown in the present embodiment is manufactured by the same mask process as a miniaturized semiconductor planar process such as a CMOS process, and a special semiconductor unique to the variable resistance film 14 is also manufactured in the variable resistance element 16.
- the process is not used. Therefore, the variable resistance film 14 can be manufactured with the minimum size of the process rule of the process to be used, for example, the process rule of less than lOOnm, which has a good affinity with the semiconductor process that is becoming finer.
- the barrier layer positioned above the variable resistance film and the second interlayer insulating film are formed as a barrier layer having hydrogen barrier properties.
- the variable resistance film can be protected without touching hydrogen entering from above.
- the memory cell in which the variable resistance element and the rectifying element are connected in series is in a high resistance state when the data is not read and written, because the voltage force S is not applied to the rectifying element.
- the resistance change element can be further protected from electrical noise.
- the voltage applied to the memory cell is applied with a stable voltage that is stably dropped by the rectifying element, so that a large voltage is applied to the resistance change element. Therefore, it is possible to reliably prevent accidental rewriting. But Thus, a highly reliable nonvolatile memory element can be realized.
- variable resistance film and the upper electrode are embedded in the contact hole with the structure in which the barrier layer and the second interlayer insulating film are layers having a hydrogen-nore property,
- the membrane is reliably covered with a hydrogen barrier layer. Therefore, the variable resistance film is completely protected without touching hydrogen entering from above.
- the rectifying element can be electrically separated and formed on the variable resistance film in a self-aligning manner, and a highly integrated crosstalk curry and nonvolatile memory element can be realized.
- a hydrogen barrier layer is formed using a SiN layer containing nitrogen in the barrier layer in the present embodiment
- a hydrogen barrier layer may be formed as a layer containing nitrogen.
- a hydrogen barrier layer may be formed as a layer in which both or one of the first electrode layer and the second electrode layer contains nitrogen.
- the barrier layer may include one or more substances selected from the group consisting of SiN, SiON, and TiAlON.
- SiN if the element ratio of N to Si is increased (for example, 1 or more and 1.33 or less), the insulation becomes higher, and the rectifier 20 becomes a MIM diode.
- the element ratio of N to Si is small (for example, greater than 0 and less than 1), it becomes closer to a semiconductor, and the rectifier element 20 becomes an MSM diode.
- SiON and TiAlON the characteristics of the diode can be adjusted by adjusting the element ratio.
- the interlayer insulating film is made of a material having a hydrogen barrier property, it is preferable to use SiON as a material.
- the electrode or the electrode layer when configured to have a hydrogen barrier property, the electrode or the electrode layer includes one or more substances selected from the group consisting of TiAlN, TiN, TaN, TaAlN, and TaSiN. Even so! /
- the present invention provides a nonvolatile memory element with high mass productivity suitable for miniaturization and a manufacturing method thereof. It is useful for reducing the size and thickness of electronic devices such as portable information devices and information home appliances. It is configured to be a barrier layer having a strong hydrogen barrier property.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Semiconductor Memories (AREA)
Description
Claims
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/513,638 US8093578B2 (en) | 2006-11-20 | 2007-11-16 | Nonvolatile memory element, nonvolatile memory element array, and method for manufacturing nonvolatile memory element |
JP2008504561A JP4137994B2 (ja) | 2006-11-20 | 2007-11-16 | 不揮発性記憶素子、不揮発性記憶素子アレイおよびその製造方法 |
CN2007800297567A CN101501852B (zh) | 2006-11-20 | 2007-11-16 | 非易失性存储元件阵列 |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2006-312589 | 2006-11-20 | ||
JP2006312589 | 2006-11-20 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2008062734A1 true WO2008062734A1 (en) | 2008-05-29 |
Family
ID=39429667
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2007/072307 WO2008062734A1 (en) | 2006-11-20 | 2007-11-16 | Nonvolatile storage element, nonvolatile storage element array and its fabrication process |
Country Status (4)
Country | Link |
---|---|
US (1) | US8093578B2 (ja) |
JP (1) | JP4137994B2 (ja) |
CN (1) | CN101501852B (ja) |
WO (1) | WO2008062734A1 (ja) |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP2139054A2 (en) * | 2008-06-25 | 2009-12-30 | Samsung Electronics Co., Ltd. | Memory device and method of manufacturing the same |
WO2010137339A1 (ja) * | 2009-05-28 | 2010-12-02 | パナソニック株式会社 | メモリセルアレイ、不揮発性記憶装置、メモリセル、およびメモリセルアレイの製造方法 |
JP2011527832A (ja) * | 2008-07-11 | 2011-11-04 | サンディスク スリーディー,エルエルシー | 不揮発性メモリデバイスを製作する方法 |
EP2399287A2 (en) * | 2009-02-19 | 2011-12-28 | Micron Technology, Inc. | Cross-point memory structures, and methods of forming memory arrays |
JP2012515437A (ja) * | 2009-01-12 | 2012-07-05 | マイクロン テクノロジー, インク. | 誘電体メモリ素子を有するメモリセル |
US9029825B2 (en) | 2010-06-16 | 2015-05-12 | Nec Corporation | Semiconductor device and manufacturing method for semiconductor device |
Families Citing this family (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP2128901A4 (en) * | 2007-03-22 | 2013-01-09 | Panasonic Corp | STORAGE ELEMENT AND STORAGE DEVICE |
KR20090080751A (ko) * | 2008-01-22 | 2009-07-27 | 삼성전자주식회사 | 저항성 메모리 소자 및 그 제조방법 |
US8422268B2 (en) * | 2008-07-11 | 2013-04-16 | Panasonic Corporation | Current control element, memory element, and fabrication method thereof |
JP2011249351A (ja) * | 2008-09-19 | 2011-12-08 | Panasonic Corp | 記憶素子及び記憶装置 |
CN102593349A (zh) * | 2011-01-12 | 2012-07-18 | 中国科学院微电子研究所 | 一种SixNy基电阻型存储器及其制备方法和应用 |
JP5438707B2 (ja) * | 2011-03-04 | 2014-03-12 | シャープ株式会社 | 可変抵抗素子及びその製造方法、並びに、当該可変抵抗素子を備えた不揮発性半導体記憶装置 |
CN104205343A (zh) | 2012-04-26 | 2014-12-10 | 惠普发展公司,有限责任合伙企业 | 可定制的非线性电器件 |
KR20150014641A (ko) * | 2013-07-30 | 2015-02-09 | 서울반도체 주식회사 | 질화갈륨계 다이오드 및 그 제조 방법 |
TWI605587B (zh) * | 2015-11-02 | 2017-11-11 | 聯華電子股份有限公司 | 半導體元件及其製造方法 |
TWI569416B (zh) * | 2015-11-26 | 2017-02-01 | 華邦電子股份有限公司 | 電阻式隨機存取記憶體及其製造方法 |
US9972779B2 (en) * | 2015-12-14 | 2018-05-15 | Winbond Electronics Corp. | Resistive random access memory |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2004228561A (ja) * | 2003-01-23 | 2004-08-12 | Sharp Corp | デュアルトレンチで隔離されたクロスポイントメモリアレイとその製造方法 |
JP2004260162A (ja) * | 2003-02-27 | 2004-09-16 | Sharp Corp | Rramアレイの製造方法及びrram |
JP2006120707A (ja) * | 2004-10-19 | 2006-05-11 | Matsushita Electric Ind Co Ltd | 可変抵抗素子および半導体装置 |
JP2006203098A (ja) * | 2005-01-24 | 2006-08-03 | Sharp Corp | 不揮発性半導体記憶装置 |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4500248B2 (ja) | 1997-01-13 | 2010-07-14 | 株式会社ルネサステクノロジ | 半導体記憶装置 |
JP3542704B2 (ja) | 1997-10-24 | 2004-07-14 | シャープ株式会社 | 半導体メモリ素子 |
JP2005039299A (ja) | 2000-10-17 | 2005-02-10 | Matsushita Electric Ind Co Ltd | 強誘電体メモリ及びその製造方法 |
JP2002151659A (ja) | 2000-11-10 | 2002-05-24 | Sharp Corp | 半導体装置、及びその製造方法 |
US6730951B2 (en) * | 2001-06-25 | 2004-05-04 | Matsushita Electric Industrial Co., Ltd. | Capacitor, semiconductor memory device, and method for manufacturing the same |
US6753561B1 (en) * | 2002-08-02 | 2004-06-22 | Unity Semiconductor Corporation | Cross point memory array using multiple thin films |
JP2004185755A (ja) | 2002-12-05 | 2004-07-02 | Sharp Corp | 不揮発性半導体記憶装置 |
US7303971B2 (en) | 2005-07-18 | 2007-12-04 | Sharp Laboratories Of America, Inc. | MSM binary switch memory device |
-
2007
- 2007-11-16 WO PCT/JP2007/072307 patent/WO2008062734A1/ja active Application Filing
- 2007-11-16 US US12/513,638 patent/US8093578B2/en active Active
- 2007-11-16 JP JP2008504561A patent/JP4137994B2/ja active Active
- 2007-11-16 CN CN2007800297567A patent/CN101501852B/zh active Active
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2004228561A (ja) * | 2003-01-23 | 2004-08-12 | Sharp Corp | デュアルトレンチで隔離されたクロスポイントメモリアレイとその製造方法 |
JP2004260162A (ja) * | 2003-02-27 | 2004-09-16 | Sharp Corp | Rramアレイの製造方法及びrram |
JP2006120707A (ja) * | 2004-10-19 | 2006-05-11 | Matsushita Electric Ind Co Ltd | 可変抵抗素子および半導体装置 |
JP2006203098A (ja) * | 2005-01-24 | 2006-08-03 | Sharp Corp | 不揮発性半導体記憶装置 |
Cited By (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP2139054A2 (en) * | 2008-06-25 | 2009-12-30 | Samsung Electronics Co., Ltd. | Memory device and method of manufacturing the same |
JP2011527832A (ja) * | 2008-07-11 | 2011-11-04 | サンディスク スリーディー,エルエルシー | 不揮発性メモリデバイスを製作する方法 |
JP2012515437A (ja) * | 2009-01-12 | 2012-07-05 | マイクロン テクノロジー, インク. | 誘電体メモリ素子を有するメモリセル |
US9721655B2 (en) | 2009-01-12 | 2017-08-01 | Micron Technology, Inc. | Memory cell having dielectric memory element |
EP2399287A2 (en) * | 2009-02-19 | 2011-12-28 | Micron Technology, Inc. | Cross-point memory structures, and methods of forming memory arrays |
EP2399287A4 (en) * | 2009-02-19 | 2013-07-10 | Micron Technology Inc | CROSS-STROKE MEMORY STRUCTURES AND METHOD FOR FORMING STORAGE ARRAYS |
WO2010137339A1 (ja) * | 2009-05-28 | 2010-12-02 | パナソニック株式会社 | メモリセルアレイ、不揮発性記憶装置、メモリセル、およびメモリセルアレイの製造方法 |
CN102077347A (zh) * | 2009-05-28 | 2011-05-25 | 松下电器产业株式会社 | 存储单元阵列以及其制造方法、非易失性存储装置、存储单元 |
JP4778117B2 (ja) * | 2009-05-28 | 2011-09-21 | パナソニック株式会社 | メモリセルアレイ、メモリセルアレイの製造方法、不揮発性記憶装置、および、クロスポイント型のメモリセルアレイを構成するメモリセル |
US8351244B2 (en) | 2009-05-28 | 2013-01-08 | Panasonic Corporation | Memory cell array, nonvolatile storage device, memory cell, and method of manufacturing memory cell array |
US9029825B2 (en) | 2010-06-16 | 2015-05-12 | Nec Corporation | Semiconductor device and manufacturing method for semiconductor device |
Also Published As
Publication number | Publication date |
---|---|
US8093578B2 (en) | 2012-01-10 |
JPWO2008062734A1 (ja) | 2010-03-04 |
US20100065807A1 (en) | 2010-03-18 |
CN101501852B (zh) | 2012-08-29 |
CN101501852A (zh) | 2009-08-05 |
JP4137994B2 (ja) | 2008-08-20 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
WO2008062734A1 (en) | Nonvolatile storage element, nonvolatile storage element array and its fabrication process | |
KR100994868B1 (ko) | 불휘발성 반도체 기억 장치 및 그 제조 방법 | |
KR101048199B1 (ko) | 비휘발성 반도체 기억 장치 및 그 제조 방법 | |
JP5284270B2 (ja) | 不揮発性半導体記憶装置およびその製造方法 | |
JP5107252B2 (ja) | 不揮発性半導体記憶装置およびその製造方法 | |
JP5178743B2 (ja) | 不揮発性半導体記憶装置およびその製造方法 | |
JP4598147B2 (ja) | 不揮発性記憶装置およびその製造方法 | |
JP6758124B2 (ja) | 3次元積層チェーン型メモリ装置の製造方法 | |
JP5072967B2 (ja) | 電流制限素子とそれを用いたメモリ装置およびその製造方法 | |
US20090321711A1 (en) | Nonvolatile memory element and manufacturing method thereof | |
JP5056096B2 (ja) | 不揮発性半導体記憶装置およびその製造方法 | |
JP5291269B2 (ja) | 不揮発性半導体記憶素子、不揮発性半導体記憶装置およびその製造方法 | |
WO2008047711A1 (fr) | Réseau d'élément de stockage non-volatile et son procédé de fabrication | |
KR101145318B1 (ko) | 반도체 장치 및 그 제조방법 | |
JP2013162086A (ja) | 不揮発性抵抗変化素子 | |
JP2009295837A (ja) | 不揮発性半導体記憶装置及びその製造方法 | |
WO2009139185A1 (ja) | 不揮発性半導体記憶装置およびその製造方法 | |
JP2009094344A (ja) | 記憶装置 | |
KR20230142405A (ko) | 반도체 장치 | |
KR20240003672A (ko) | 산화물 채널층 및 강유전층을 포함하는 반도체 장치 및 이의 제조 방법 | |
CN117651411A (zh) | 半导体存储装置 | |
CN117524273A (zh) | 半导体器件及其制造方法 | |
CN117835699A (zh) | 电阻式存储器装置以及其制作方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 200780029756.7 Country of ref document: CN |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2008504561 Country of ref document: JP |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 07832037 Country of ref document: EP Kind code of ref document: A1 |
|
WWE | Wipo information: entry into national phase |
Ref document number: 12513638 Country of ref document: US |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
122 | Ep: pct application non-entry in european phase |
Ref document number: 07832037 Country of ref document: EP Kind code of ref document: A1 |