WO2003003472A2 - Transistor-anordnung, verfahren zum betreiben einer transistor-anordnung als datenspeicher und verfahren zum herstellen einer transistor-anordnung - Google Patents
Transistor-anordnung, verfahren zum betreiben einer transistor-anordnung als datenspeicher und verfahren zum herstellen einer transistor-anordnung Download PDFInfo
- Publication number
- WO2003003472A2 WO2003003472A2 PCT/DE2002/002263 DE0202263W WO03003472A2 WO 2003003472 A2 WO2003003472 A2 WO 2003003472A2 DE 0202263 W DE0202263 W DE 0202263W WO 03003472 A2 WO03003472 A2 WO 03003472A2
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- region
- electrode
- area
- electrically insulating
- transistor
- Prior art date
Links
- 238000000034 method Methods 0.000 title claims description 95
- 238000004519 manufacturing process Methods 0.000 title claims description 20
- 238000013500 data storage Methods 0.000 title claims description 3
- 238000003860 storage Methods 0.000 claims abstract description 64
- 239000002800 charge carrier Substances 0.000 claims abstract description 46
- 239000000758 substrate Substances 0.000 claims abstract description 28
- 230000015654 memory Effects 0.000 claims description 166
- 150000004767 nitrides Chemical class 0.000 claims description 52
- 239000000463 material Substances 0.000 claims description 24
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims description 20
- 239000004065 semiconductor Substances 0.000 claims description 18
- 238000012217 deletion Methods 0.000 claims description 8
- 230000037430 deletion Effects 0.000 claims description 8
- 238000010292 electrical insulation Methods 0.000 claims description 8
- 229920005591 polysilicon Polymers 0.000 claims description 4
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 78
- 239000000377 silicon dioxide Substances 0.000 description 39
- 235000012239 silicon dioxide Nutrition 0.000 description 39
- 229910052581 Si3N4 Inorganic materials 0.000 description 23
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 23
- 229910004298 SiO 2 Inorganic materials 0.000 description 12
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 8
- 229920002120 photoresistant polymer Polymers 0.000 description 8
- 238000010791 quenching Methods 0.000 description 8
- 230000000171 quenching effect Effects 0.000 description 8
- 238000005530 etching Methods 0.000 description 7
- 238000007667 floating Methods 0.000 description 7
- 238000000206 photolithography Methods 0.000 description 7
- 229910052710 silicon Inorganic materials 0.000 description 7
- 239000010703 silicon Substances 0.000 description 7
- 238000002347 injection Methods 0.000 description 6
- 239000007924 injection Substances 0.000 description 6
- 230000000694 effects Effects 0.000 description 4
- 230000005641 tunneling Effects 0.000 description 4
- 230000008878 coupling Effects 0.000 description 3
- 238000010168 coupling process Methods 0.000 description 3
- 238000005859 coupling reaction Methods 0.000 description 3
- 239000007789 gas Substances 0.000 description 3
- 230000003071 parasitic effect Effects 0.000 description 3
- 238000004544 sputter deposition Methods 0.000 description 3
- 230000015572 biosynthetic process Effects 0.000 description 2
- 238000005137 deposition process Methods 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 238000000407 epitaxy Methods 0.000 description 2
- 238000002513 implantation Methods 0.000 description 2
- 230000002452 interceptive effect Effects 0.000 description 2
- 230000035515 penetration Effects 0.000 description 2
- 239000002210 silicon-based material Substances 0.000 description 2
- 230000002411 adverse Effects 0.000 description 1
- 230000015556 catabolic process Effects 0.000 description 1
- 239000004020 conductor Substances 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 238000000151 deposition Methods 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 238000005468 ion implantation Methods 0.000 description 1
- 238000002955 isolation Methods 0.000 description 1
- 230000000873 masking effect Effects 0.000 description 1
- 238000004377 microelectronic Methods 0.000 description 1
- 230000001590 oxidative effect Effects 0.000 description 1
- 230000036961 partial effect Effects 0.000 description 1
- 239000002245 particle Substances 0.000 description 1
- 238000002161 passivation Methods 0.000 description 1
- 238000005191 phase separation Methods 0.000 description 1
- 230000002829 reductive effect Effects 0.000 description 1
- 230000002441 reversible effect Effects 0.000 description 1
- 238000004904 shortening Methods 0.000 description 1
- 239000007858 starting material Substances 0.000 description 1
- 238000007740 vapor deposition Methods 0.000 description 1
- 239000002918 waste heat Substances 0.000 description 1
- 238000003631 wet chemical etching Methods 0.000 description 1
- 238000001039 wet etching Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/70—Bipolar devices
- H01L29/72—Transistor-type devices, i.e. able to continuously respond to applied control signals
- H01L29/73—Bipolar junction transistors
- H01L29/732—Vertical transistors
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/56—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
- G11C11/5671—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency using charge trapping in an insulator
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/04—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
- G11C16/0466—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells with charge storage in an insulating layer, e.g. metal-nitride-oxide-silicon [MNOS], silicon-oxide-nitride-oxide-silicon [SONOS]
- G11C16/0475—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells with charge storage in an insulating layer, e.g. metal-nitride-oxide-silicon [MNOS], silicon-oxide-nitride-oxide-silicon [SONOS] comprising two or more independent storage sites which store independent data
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66833—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a charge trapping gate insulator, e.g. MNOS transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/792—Field effect transistors with field effect produced by an insulated gate with charge trapping gate insulator, e.g. MNOS-memory transistors
- H01L29/7923—Programmable transistors with more than two possible different levels of programmation
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/20—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by three-dimensional arrangements, e.g. with cells on different height levels
- H10B41/23—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/30—EEPROM devices comprising charge-trapping gate insulators characterised by the memory core region
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B69/00—Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices
Definitions
- Transistor arrangement method for operating a transistor arrangement as a data memory and method for producing a transistor arrangement
- the invention relates to a transistor arrangement, a method for operating a transistor arrangement as a data memory and a method for producing a transistor arrangement.
- Non-volatile memories are used as memory cells, which can store stored information for a long period of time without loss of information.
- [1] gives an overview of non-volatile memories. Special transistors on silicon chips are usually used as non-volatile memories.
- a concept which is pursued to further increase the storage density is based on the basic idea of storing more than one bit of data in a transistor.
- a non-volatile memory is known from [2], in which a memory quantity of two bits can be stored in a transistor.
- the mode of operation of such a non-volatile memory is described in more detail below.
- 1 shows a 2-bit memory transistor 100 which has a gate region 101, a source region 102, a drain region 103, a well region 104, a first electrically insulating layer 105 and a second has electrically insulating layer 106.
- the 2-bit memory transistor 100 has an electrically insulating ONO layer 107, which has a first oxide layer 108 made of silicon dioxide (SiO 2), a nitride layer 109 made of silicon nitride (Si3N4) and a second oxide layer 110 contains silicon dioxide (Si ⁇ 2).
- the 2-bit memory transistor 100 has a first memory section 111 and a second memory section 112, which are arranged on the two lateral edge sections of the nitride layer 109 in the ONO layer 107.
- the gate region 101 is preferably made of n-doped poly-silicon material.
- the two electrically insulating layers 105, 106 are formed from silicon dioxide (SiO 2).
- a quantity of data of one bit can be stored in each of the two memory sections 111, 112, as described below. If a first, sufficiently large voltage is applied to the gate region 101 and a second, sufficiently large voltage to the source region 102, a tunneling of accelerated, so-called “hot” electrons onto the nitride layer 109 in the first storage section 111 of the ONO layer 107 in the vicinity of the source region 102. These electrons are then immobile in the electrically insulating nitride layer 109 according to FIG. 1 in the horizontal direction in the first storage section 111. The electrons flow away from the first Storage area 111 via the electrically insulating oxide layers 108 and 110 which are vertically adjacent according to FIG. 1 is not possible.
- the electrons injected from the drain region 103 via the source region 102 into the ONO layer 107 thus represent a fixed electrical charge.
- This fixed electrical charge is thus permanent in a region of the ONO layer 107 near the source region 102 localized, ie vividly captured.
- the application of a first, sufficiently large voltage to the gate region 101 and a second, sufficiently large voltage to the drain region 103 causes accelerated electrons to tunnel onto the nitride layer 109 in the second storage section 112 of the ONO layer 107 in the vicinity of the drain region 103.
- the electrons are then immovable in the electrically insulating nitride layer 109 according to FIG. 1 in the horizontal direction in the second storage section 112 and cannot pass through the electrically insulating oxide which is vertically adjacent according to FIG - Drain layers 108 and 110.
- Electrons which are in the first storage section 111 and / or in the second storage section 112, there no transport of electrical charges is possible along the electrically insulating nitride layer 109.
- the presence of an electrical charge in the first storage section 111 is interpreted as a first logic value "1", whereas a non-existence of an electrical charge in the first storage section 111 is interpreted as a second logic value "0". Therefore, an amount of data of one bit can be stored in the first storage section 111 of the ONO layer 107.
- the presence of an electrical charge in the second storage section 112 is interpreted as a first logic value "1", whereas a non-existence of an electrical charge in the second storage section 112 is interpreted as a second logic value "0". Therefore also in the second
- Storage section 112 of ONO layer 107 stores a data amount of one bit. A storage amount of two bits can consequently be stored in the 2-bit memory transistor 100.
- the electrons permanently located in the two memory sections 111, 112 influence the threshold voltage of the 2-bit memory transistor 100 in a characteristic manner.
- the two amounts of data, each stored in the memory sections 111, 112, of one bit can be read out in that a first, a sufficiently low voltage is applied to the source region 102 or the drain region 103 on the one hand and a second, sufficiently low voltage is applied to the gate region 101 on the other hand.
- the two voltages should be chosen to be sufficiently low to prevent undesired tunneling of electrons from or onto the nitride layer 109.
- the threshold voltage of the 2-bit memory transistor 100 is therefore clearly dependent on the presence or absence of free charge carriers on the nitride layer 109, since the free charge carriers have an influence on the conductivity of the arrangement and consequently on the current flow .
- the method described in [2] for reading out the amount of data stored in the storage section 111 near the source region 102 and the storage section 112 near the drain region 103 is carried out in the “opposite” direction to programming. That is, for reading out the storage section 111 near the source region 102, a voltage is applied to the drain region 103 and another voltage is applied to the gate region 101. In contrast, for programming the memory section 111 near the source region 102, a voltage is applied to the source region 102 and a further voltage are applied to the gate region 101.
- a voltage is applied to the source region 102 and a further voltage to the gate region 101.
- the readout of the two memory sections 111, 112 in the "opposite" direction enables an accelerated programming process, since when reading Smaller amounts of charges located in the ONO layer 107 in the “reverse” direction are sufficient [2].
- Arrangements with a plurality of such 2-bit memory transistors 100 can be constructed from the described 2-bit memory transistors 100, such an arrangement compared to conventional memory arrangements from
- Transistors each of which can store a storage amount of one bit, enable twice the storage density.
- the required high voltages can no longer be applied to the source region 102 or to the drain region 103 without an undesirable current flow between source region 102 and drain region 103.
- This parasitic penetration of the space charge zone from the source region 102 to the drain region 103 has a negative influence on the data programmed in the two memory sections 111, 112 or on the electrons permanently located in the ONO layer 107.
- a penetration of the space charge zone between the source region 102 and the drain region 103 with the described disadvantageous consequences can be avoided by providing the horizontal expansion of the channel between the source region 102 and the drain region 103 known from FIG is. This prevents the space charge zone formed around the source region 102 from overlapping with the space charge zone formed around the drain region 103, and the two storage sections 111, 112 can then be operated with the required high voltages without the disadvantages described above being disadvantageous Effects occur.
- a horizontal extension of the channel between the source region 102 and the drain region 103 that is to say an extension of the ONO layer 107 according to FIG. 1 in the horizontal direction, with an increased area requirement of a transistor in a memory arrangement with a multiplicity of such Transistors connected. This undermines the goal of achieving the highest possible storage density, that is, the amount of data that can be stored per area of the arrangement.
- a non-volatile memory unit is known from [3], in which a plurality of 1-bit memory transistors are arranged next to one another.
- a drain electrode, a channel region, a source region, a control gate electrode and a floating gate electrode (English: floating gate) together form a 1-bit memory transistor.
- Each 1-bit memory transistor is arranged essentially vertically to the surface of the non-volatile memory unit.
- the floating gate electrode is made of an electrically conductive material and is used in every single 1-bit
- Memory transistor as a data memory, in each of which a storage amount of one bit can be stored.
- the control gate electrodes are each embedded in an ONO layer and thus from the drain electrodes, the channel regions and the floating gate electrodes electrically decoupled.
- An electrically programmable memory cell arrangement is known from [4], the memory cells of which have a vertical MOS transistor.
- [5] discloses a semiconductor memory cell with a vertical floating gate region.
- [6] discloses a non-volatile semiconductor memory in which up to eight bits of information can be stored.
- [7] describes a planar semiconductor memory cell in which a plurality of bits of information can be stored in a charge storage layer.
- a planar multibit memory cell is known from [8].
- [9] discloses a planar EEPROM memory cell in which charge carriers can be injected into an ONO layer.
- [10] discloses a memory arrangement in which adjacent memory cells are electrically isolated from one another by means of a pn junction.
- the invention is therefore based on the problem of creating an arrangement of 2-bit memory transistors with an increased memory density.
- a transistor arrangement has a substrate and a vertical transistor.
- the vertical transistor in turn has: a first electrode area, a second electrode area which is arranged essentially above the first electrode area, a channel area between the first electrode area and the second electrode area, a gate area next to the channel area, and an electrically insulating layer sequence between the gate area and the channel area.
- Two spatially separated and electrically decoupled units are used
- a basic idea of the invention is based on integrating 2-bit memory transistors vertically instead of planar in the chips in order to further increase the memory density and in this way reducing the planar dimensions of the individual transistors in the chips.
- the two electrode regions of a transistor become the source electrode and the electrode when a voltage is applied to the transistor
- Drain electrode formed.
- the source electrode has a lower potential than the drain electrode.
- two locally separated memory sections are thus formed in the electrically insulating layer sequence, one memory section being arranged on the source side and the other memory section being arranged on the drain side in the electrically insulating layer sequence.
- the channel that forms between the first electrode region and the second electrode region can also have a sufficient size, decoupled from the planar dimensions. This ensures that the storage areas do not influence one another in addition to the first electrode area and the second electrode area.
- Layer sequence is used to store information by means of accelerated (the so-called “hot”) channel electrons.
- accelerated the so-called “hot”
- Lower voltages are required to produce accelerated channel electrons than to generate Fowler-Nordheim tunnel electrons and to erase the memory transistors, lower voltages are required than in the case of a floating gate electrode.
- the formation of memory sections in an electrically insulating layer sequence also enables a further increase in the memory density.
- the transistor arrangement thus has the advantage that the vertical transistor enables a space-saving arrangement, that is to say a high storage density, and stable operability in electronic components.
- Another aspect of the invention is that a sufficiently long channel between the first electrode region and the second electrode region can be formed in the vertical transistor. This will result in a breakdown of the current flow Avoided between the first electrode area and the second electrode area when programming the transistor arrangement, without adverse effects for the memory density occurring due to the high one-dimensional extent of the channel. This is because a
- Transistor with a vertical conductive channel has an area requirement on the surface of the arrangement, which is independent of the length of the channel. Consequently, the transistor arrangement of the invention provides an arrangement in which a high storage density and stable operability are combined.
- a data quantity of two bits is stored in the vertical transistor by means of the electrically insulating layer sequence which is located between the first
- Electrode region and the second electrode region extends along the channel region.
- the electrically insulating layer sequence preferably has a layer sequence composed of a first oxide layer, a nitride layer and a second oxide layer.
- the nitride layer is thus surrounded on both sides by an oxide layer.
- Such a layer sequence is referred to as an ONO layer sequence.
- Silicon dioxide (SiO 2> and material for the nitride layer silicon nitride (Si3N4) is usually used as the material for the two oxide layers.
- the channel region and the A first bit can be stored in the form of charge carriers and is spatially separated and electrically decoupled from it in another section of the nitride layer of the ONO layer sequence, which is essentially arranged between the second electrode area, the channel area and the gate area ,
- a second bit can be stored in the form of charge carriers, and consequently two bits can be stored in the vertical transistor of the transistor arrangement of the invention.
- Binary information of two bits can be stored in the nitride layer of the ONO layer sequence of a vertical transistor according to the invention, as will be described below.
- charge carriers are stored in one of the sections of the ONO layer sequence described above, this can be interpreted as binary information with the first logic value "1". If, on the other hand, no charge carriers are stored, this can be interpreted as binary information with the second logic value "0".
- the first logical value “1” is stored by injecting accelerated (“hot”) charge carriers into the respective storage section of the nitride layer.
- N denotes a doping with n-doping atoms of a particularly large particle density, so that an n -doped region is particularly low-resistance.
- the first electrode region becomes a source region and a drain area from the second electrode area or a drain area from the first electrode area and a source area from the second electrode area.
- the transistor arrangement according to the invention preferably has a plurality of vertical transistors which are arranged next to one another in the substrate.
- such a transistor arrangement enables sufficiently short signal propagation times for programming and reading out the transistor arrangement.
- an electrically insulating region of which the first electrode region and / or the second electrode region is / are at least partially surrounded, the first electrode region and / or the second electrode region from its surroundings, with the exception of the channel region and the electrically insulating layer sequence. This prevents the current flow from reaching from one electrode area of a vertical transistor to the corresponding electrode area of an adjacent vertical transistor due to space charge zones. Such space charge zones always form when the voltage is applied both around the first electrode region and around the second electrode region of a vertical transistor.
- an electrically insulating medium for example a silicon dioxide layer
- an electrically insulating medium for example a silicon dioxide layer
- undesired “crosstalk” between this electrode area and a corresponding electrode area of an adjacent vertical transistor can be prevented.
- the layer thickness of the electrically insulating layer is Therefore, by means of a suitably provided electrically insulating area, "crosstalk" between different bit lines, ie between an electrode area of a vertical transistor and a corresponding electrode area of another, adjacent vertical transistor, can be avoided.
- the memory arrangement according to the embodiment shown above thus has the advantage that the at least partial sheathing of the electrode regions of the vertical transistors enables a space-saving arrangement, that is to say a high memory density, and stable operability.
- sufficiently high voltages for programming the arrangement can be applied to such a memory arrangement without interfering effects such as parasitic current flows occurring.
- the first electrode regions of all vertical transistors of the memory arrangement are electrically coupled to one another in accordance with a further embodiment of the invention.
- a common electrode area is thus formed for all vertical transistors of the memory arrangement. This common electrode area is known under the terms "common source” or, alternatively, "common drain”.
- the gate region can be at least partially surrounded by an electrically insulating region in an asymmetrical manner such that the gate region of a vertical transistor is electrically decoupled from neighboring vertical transistors.
- the electrically insulating region is only provided on one side wall of the trench and thus separates the side wall of the trench from the gate region. In this way, an undesired electrical coupling between the gate region of a first vertical If the electrically insulating region is provided in such a way that it at least partially surrounds the gate region of a vertical transistor, it is ensured that at further channel regions , which are not coupled to the gate region under consideration, due to a voltage applied to the gate region, the properties of the vertical transistor coupled to the further channel region are not influenced.
- EEPROM Electrical Erasable and Programmable read-only memory
- a first data memory is first formed from the section of the electrically insulating layer sequence which is assigned to the first electrode region.
- a second data memory is formed from the section of the electrically insulating layer sequence which is assigned to the second electrode region. Finally, one bit each can be stored, read or deleted in the two data memories.
- a data quantity of two bits can be stored in the vertical transistor of the transistor arrangement by introducing charge carriers into the two memory sections of the nitride layer of the ONO layer sequence, which adjoin the electrode regions.
- charge carriers can be injected in the section of the nitride layer adjoining a selected electrode area by making the channel between the first electrode area and the second electrode area electrically conductive by applying a sufficiently high voltage to the gate area, and furthermore one on the selected electrode area sufficiently high voltage is applied.
- the nitride layer is electrically insulating, there is no charge carrier compensation along the nitride layer.
- Electrons are thus fixed to the nitride layer in the vicinity of the selected electrode area.
- charge carriers on the Nitride layer in the vicinity of the initially unselected electrode area are permanently fixed.
- the charge carriers in the nitride layer in the vicinity of the selected electrode area and in the vicinity of the initially non-selected electrode area are essentially independent of one another. This is because no charge carrier transport or charge carrier compensation can take place along the electrically insulating nitride layer.
- One bit is stored in one of the two data memories by applying a first store voltage to the first electrode area or the second electrode area and simultaneously a second feed voltage to the gate area.
- the two feeder voltages are to be selected with a suitable amount and with a suitable sign.
- the second injection voltage is to be selected such that its magnitude is greater than the first injection voltage.
- a method is provided by means of which the information stored in the two data memories in the nitride layer of the ONO layer sequence can be read out.
- One bit is read from one of the two data memories in that a first read voltage is applied to the gate area and simultaneously a second read voltage to the first electrode area or the second electrode area be created.
- the two readout voltages are to be selected appropriately according to the amount and sign.
- the two readout voltages should be chosen to be sufficiently low to exclude a tunneling current of electrons onto or from the nitride layer.
- the second readout voltage can be smaller or larger than the first readout voltage.
- a first read voltage is applied to the gate region in order to make the channel between the two electrode regions conductive. Furthermore, a second readout voltage is applied to the second electrode area, as a result of which a flow of electrons is generated from the first electrode area to the second electrode area.
- This current flow is determined by means of the conductivity of the arrangement. The conductivity is characteristically determined on the basis of the charge carriers located in the nitride layer near the second electrode region.
- the characteristic of the current flow makes it possible to determine whether charge carriers are fixed in the nitride layer near the second electrode region, so that the memory has the first logic value “1”, or whether no charge carriers are fixed in the nitride layer near the second electrode region , so that the memory has the second logic value "0".
- the binary information in the nitride layer near the first electrode area can be read out by applying a first readout voltage to the gate area in order to make the channel between the two electrode areas conductive and by simultaneously a second readout voltage at the first Electrode region is applied so that a flow of electrons is generated from the second electrode region to the first electrode region.
- the current characteristic in turn allows the conclusion to be drawn as to whether in the nitride layer close to the first one
- Electrode area charge carriers are fixed so that the memory has the first logic value "1”, or whether in no charge carriers are fixed in the nitride layer near the first electrode region, so that the memory has the second logic value “0”.
- a method is also provided by means of which the information stored in the data memories can be deleted.
- "Erase” is a reset of all binary memories to a value logically "0", which means that the erasure removes any charge carriers that may be located in the nitride layer of the ONO layer sequence of a vertical transistor.
- the charge carriers are removed by injecting so-called “hot” holes into the ONO layer sequence, the injected, positively charged holes recombining with the negatively charged electrons and consequently no more net charge being stored in the ONO layer sequence.
- Bits in the two data memories are erased by simultaneously applying a first erase voltage to the first electrode area, a second erase voltage to the second electrode area and a third erase voltage to the gate area.
- the third quenching voltage is to be selected such that it is significantly lower than the first quenching voltage and significantly lower than the second quenching voltage.
- the first erase voltage and the second erase voltage can have the same absolute value.
- the transistor arrangement is operated as a memory arrangement, a plurality of vertical transistors are preferably arranged next to one another. Furthermore, the first electrode regions of all vertical transistors are preferably electrically coupled to one another and thus a “common source” region or a “common drain” region is formed. This enables the signal propagation times and thus the storage, reading and erasing processes in the memory arrangement to be accelerated.
- the storage of one bit in the first data memory of a specific vertical transistor of the memory arrangement with coupled first electrode regions takes place in that in the specific vertical transistor a first supply voltage is applied to the second electrode region and simultaneously a second storage voltage is applied to the gate region.
- one bit is stored in the second data memory of a specific vertical transistor of the memory arrangement with coupled first electrode regions in that a first
- Injection voltage to the first electrode area and simultaneously a second in the particular vertical transistor Storage voltage can be applied to the gate area.
- the two injection voltages are to be selected with a suitable amount and with a suitable sign.
- the second injection voltage is to be selected such that its magnitude is greater than the first injection voltage.
- the reading out of a bit from the first data memory of a specific vertical transistor of the memory arrangement with coupled first electrode regions takes place in that a first read voltage is applied to the first electrode regions and simultaneously with the specific vertical transistor a second read voltage is applied to the gate region.
- the reading out of a bit from the second data memory of a specific vertical transistor of the memory arrangement with coupled first electrode regions takes place in that a first read voltage is applied to the second electrode regions and simultaneously a second read voltage is applied to the gate region in the specific vertical transistor ,
- the two readout voltages are to be selected with a suitable amount and with a suitable sign.
- the second readout voltage can be greater or less than the first readout voltage.
- the deletion of bits in the two data memories of a specific vertical transistor of the memory arrangement with coupled first electrode regions is finally carried out by simultaneously applying a first erase voltage to the first electrode regions, a second erase voltage to the second electrode regions and a third erase voltage to the gate regions become.
- the extinguishing voltages are to be selected with a suitable amount and with a suitable sign.
- the third quenching voltage is to be selected such that it is significantly lower than the first quenching voltage and significantly lower than the second quenching voltage.
- the third erase voltage is preferably chosen to be negative.
- the quenching voltage and the second quenching voltage can have the same absolute value. Furthermore, the invention provides a method for producing a transistor arrangement according to the invention (as described above). According to the method, a layer arrangement is first formed from a substrate, a channel layer, an electrode layer and a first electrical insulation layer. A trench is then introduced into the layer arrangement, the trench extending into the channel layer and thereby forming a channel region from the channel layer and a first electrode region from the electrode layer. A second electrical insulation layer is then formed on the inner surface of the trench and the second electrical insulation layer is removed again from a region of the inner surface in a lateral upper section of the inner surface of the trench.
- a second electrode region is subsequently formed in the trench, the second electrode region being formed on the second electrical insulation layer, with the exception of an region in which the second electrode region is coupled to the channel region.
- an electrically insulating layer sequence is applied.
- a gate region is formed on the electrically insulating layer sequence.
- a layer arrangement is first formed from a substrate, a first electrode region, a channel layer and an electrode layer.
- a trench is then introduced into the layer arrangement, the trench extending as far as the first electrode region and thereby out of the
- Channel layer forms a channel region and a second electrode region from the electrode layer.
- An electrically insulating layer sequence is then formed over the first electrode region and the second electrode region and laterally on the channel region. Finally, a gate region is formed on the electrically insulating layer sequence.
- the individual process steps are carried out using known processes such as photolithography, gas phase epitaxy, cathode sputtering and other processes.
- the channel region is produced from a p-doped semiconductor material.
- the second electrode region is produced from an n-doped semiconductor material.
- the first electrically insulating area is made of silicon nitride (Si3N4).
- the second electrically insulating area is made of silicon dioxide (SiO 2).
- the second electrode area is produced from an n-doped semiconductor material.
- the electrically insulating layer sequence is produced from a layer sequence from a first oxide layer, a nitride layer and a second oxide layer (ONO layer sequence).
- the gate region is made from an n-doped semiconductor material.
- the first electrode area and / or the gate area are made of polysilicon, that is to say polycrystalline silicon.
- the first electrically insulating region and the second electrically insulating region serve to form the above-described electrically insulating region, by which the first electrode region and / or the second electrode region is / are at least partially surrounded, so that the first electrode region and / or the second electrode area is / are electrically decoupled from its surroundings, with the exception of the associated channel area and the electrically insulating layer sequence.
- the gate region can also be at least partially surrounded by the electrically insulating region which is formed by the first electrically insulating region and the second electrically insulating region, so that the gate region is only connected to the associated channel region by the electrically insulating region Layer sequence is coupled through, whereas the gate region is electrically decoupled from other adjacent channel regions.
- the first electrically insulating region and the second electrically insulating region are not necessarily made of the same material, but they can both be made of silicon dioxide (SiO 2), for example.
- FIG. 2 shows a schematic view of a transistor arrangement according to a first exemplary embodiment of the invention with a vertical transistor
- Figure 3 shows a cross section through a transistor arrangement according to a second embodiment of the
- FIG. 4A shows a cross section of a layer arrangement according to a first method section in accordance with a preferred exemplary embodiment of the method for producing a transistor arrangement of the invention with a plurality of vertical transistors
- FIG. 4B shows a cross section of a layer arrangement according to a second method section in accordance with a preferred exemplary embodiment of the method for producing a transistor arrangement of the invention with a plurality of vertical transistors
- FIG. 4C shows a cross section of a layer arrangement according to a third method section according to one preferred exemplary embodiment of the method for producing a transistor arrangement of the invention with a plurality of vertical transistors
- FIG. 4D shows a cross section of a layer arrangement according to a fourth method section in accordance with a preferred exemplary embodiment of the method for producing a transistor arrangement of the invention with a plurality of vertical transistors
- FIG. 4E shows a cross section of a layer arrangement according to a fifth method section according to a preferred exemplary embodiment of the method for producing a transistor arrangement of the invention with a plurality of vertical transistors
- FIG. 4F shows a cross section of a layer arrangement according to a sixth method section in accordance with a preferred exemplary embodiment of the method for producing a transistor arrangement of the invention with a plurality of vertical transistors
- FIG. 5 shows a cross section through a transistor arrangement according to a third embodiment of the
- Figure 6 shows a cross section through a transistor arrangement according to a fourth embodiment of the invention with a plurality of vertical transistors.
- FIG. 2 shows a schematic view of a transistor arrangement 200 according to a first exemplary embodiment of the invention with a vertical transistor.
- the transistor arrangement 200 has a substrate 201 and a channel layer 202 applied to the substrate 201 with a trench inserted therein, so that a channel region 203 is formed next to the trench.
- a vertical transistor is formed at the edge of the trench.
- the vertical transistor has a first electrode region 204 and a second electrode region 205, which are coupled to the channel region 203.
- the first electrode region 204 is the source region and the second electrode region 205 is the drain region.
- the vertical transistor has an electrically insulating layer sequence 206, which extends between the first electrode region 204 and the second electrode region 205 along the channel region 203.
- the vertical transistor has an electrically conductive gate region 207 arranged on the electrically insulating layer sequence 206 such that an electrically conductive channel is formed in the channel region 203 between the first electrode region 204, the second electrode region 205 and the electrically insulating layer sequence 206 can be.
- the vertical transistor has an electrically insulating region 210 or 211, of which the first electrode region 204 or the second electrode region 205 are at least partially surrounded, so that the first electrode region 204 or the second electrode region 205 of their surroundings with the exception of the Channel region 203 and the electrically insulating layer sequence 206 are electrically decoupled.
- the electrically insulating region 210 or 211 is optional.
- the electrically insulating layer sequence 206 is at least partially perpendicular to the surface of the substrate 200.
- the gate region 207 is at least partially surrounded by an electrically insulating region 212.
- the electrically insulating region 212 is also optional.
- the electrically insulating layer sequence 206 in the Aligned substantially vertically to the surface of the substrate 201 The at least partially electrically insulating sheath 210, 211, 212 of the first electrode region 204, the second electrode region 205 and the gate region 207 enables a plurality of vertical transistors according to the invention to be arranged in a memory arrangement with a high storage density without adjacent vertical transistors being located in the Affect memory arrangement mutually interfering. A passage of the current flow between adjacent bit or
- Word lines that is to say between the electrode regions 204, 205 or the gate regions 207 of two vertical transistors adjacent in a memory arrangement, are prevented.
- the electrically insulating layer sequence 206 By arranging the electrically insulating layer sequence 206 substantially perpendicular to the surface of the transistor arrangement 200, it is possible to form the electrically insulating layer sequence 206 in a sufficiently large length on the surface of the memory arrangement without increasing the area requirement of the vertical transistors. A sufficiently long electrically insulating layer sequence 206 only increases the depth of the trench, whereas the storage density (number of vertical transistors per surface of the
- a sufficiently long electrically conductive layer sequence 206 serves to penetrate the current flow between the first at high voltages applied to the gate region 207 and the first electrode region 204 or the second electrode region 205
- Prevent electrode area 204 and the second electrode area 205 Prevent electrode area 204 and the second electrode area 205.
- the electrically insulating layer sequence 206 is provided as an ONO layer sequence.
- the ONO layer sequence has a nitride layer made of silicon nitride (Si3N4), which is arranged between two oxide layers made of silicon dioxide (SiO 2).
- Electrode area 205 a data amount of one bit can be stored in each case.
- the memory sections 208, 209 are optically highlighted in FIG. 2 by means of dashed circles and are arranged on the source or drain side.
- a binary piece of information with a logical value “1” or “0” can be stored in the sections 208, 209 in that electronic charge carriers due to the application of suitable voltages to the first electrode area 204, the second electrode area 205 or the gate area 207 can tunnel into the two storage sections 208, 209. If electronic charge carriers are permanently stored in one of the two memory sections 208, 209, there is a first logic value “1” in the corresponding memory section 208 or 209, otherwise a second logic value “0”.
- a transistor arrangement 300 according to a second exemplary embodiment of the invention with a plurality of vertical transistors is described below with reference to FIG. 3.
- the transistor arrangement 300 has a substrate 301 and a channel layer 302 applied to the substrate 301 A plurality of trenches introduced therein so that channel regions 303 are formed between two trenches.
- the transistor arrangement 300 further includes a vertical transistor in each region formed by a trench and a channel region 303.
- Each of the vertical transistors has a first electrode region 304 and a second electrode region 305, which are coupled to exactly one of the channel regions 303.
- each vertical transistor contains an electrically insulating layer sequence 306, which extends partially between the first electrode region 304 and the second electrode region 305 along the channel region 303.
- An electrically conductive gate region 307 is arranged on the electrically insulating layer sequence 306 such that an electrically conductive channel can be formed in the coupling region between the first electrode region 304 and the second electrode region 305 in the channel region 303 in addition to the electrically insulating layer sequence 306.
- each vertical transistor has an electrically insulating region 308, 309, of which the first electrode region 304, the second electrode region 305 and the gate region 307 are partially surrounded, so that the first electrode region 304, the second electrode region 305 and the Gate region 307 is / are electrically decoupled from its surroundings with the exception of the associated channel region 303 and / or the associated electrically insulating layer sequence 306.
- the electrically insulating layer sequence 306 runs at least partially perpendicular to the surface of the transistor arrangement 300.
- the substrate 301 and the channel layer 302 are produced from a p-doped semiconductor material such as silicon.
- the first electrode region 304 is made of an n-doped semiconductor material such as polycrystalline silicon, a section of the first electrode region 304 coupled to the channel region 303 preferably being made of an n-doped semiconductor material. This n-doped section is shown in FIG. 3 by means of a broken line separated from the n-doped section of the first electrode region 304.
- the second electrode region 305 is also made from n-doped semiconductor material such as silicon.
- the electrically insulating layer sequence 306 has a first oxide layer made of silicon dioxide (SiO 2), a nitride layer made of silicon nitride (Si3N4) and a second oxide layer made of silicon dioxide (SiO 2).
- the electrically insulating layer sequence 306 extends without interruption along the entire transistor arrangement 300. This is a consequence of the production method by means of which the second exemplary embodiment of the invention shown in FIG. 3 can be produced and which is explained in detail below.
- the gate region 307 is made of n-doped semiconductor material such as polycrystalline silicon.
- the electrically insulating regions 308, 309 by means of which the first electrode region 304, the second electrode region 305 and the gate region 307 are at least partially electrically decoupled from their surroundings, are made of a layer of silicon nitride (Si3N4) and a layer Silicon dioxide (Si ⁇ 2) realized. Due to the sufficiently thick vertical upper section of the electrically insulating region 309, it is achieved that a “vertical ONO transistor” is formed only on one of two side walls of a trench. “Hot” charge carriers, which, for example, on the second electrode region 305 of a vertical Transistors are generated, consequently can not affect the properties of a vertical transistor arranged on the opposite side wall.
- a method for operating a transistor arrangement 300 as a data memory is described below with reference to FIG. 3 and Table 1.
- Table 1 Voltages to be applied to the first electrode area 304, the second electrode area 305 or the gate area 307 when storing, reading or deleting into the respective memory area 310, 311 of a vertical transistor of the transistor arrangement 300.
- a method is firstly explained with reference to Table 1, by means of which two bits can be stored in the transistor arrangement 300.
- a first programming voltage of 5 V is applied to the second electrode area 305 and simultaneously a second programming voltage of 10 V is applied to the gate area 307 No voltage is applied to the first electrode region 304.
- the second programming voltage applied to the gate region 307 causes an electrically conductive channel to be formed between the first electrode region 304 and the second electrode region 305 along the electrically insulating layer sequence 306.
- the first applied to the second electrode region 305 Programming voltage of 5 V generates an electron flow between the first electrode area 304 and the second electrode area 305, as a result of which accelerated electrons onto the nitride layer of the electrically insulating Tunnel layer sequence 306 into storage area 311 and remain there permanently. If no electrons are permanently located in the storage area 311, this corresponds to a second logic value “0”.
- a first programming voltage of 5 V is applied to the first electrode area 304 and a second programming voltage of 10 V is simultaneously applied to the gate area 307 No voltage is applied to the second electrode region 305.
- the second programming voltage applied to the gate region 307 causes an electrically conductive channel to be formed between the first electrode region 304 and the second electrode region 305 along the electrically insulating layer sequence 306.
- the first is applied to the first electrode region 304
- Programming voltage of 5 V generates an electron flow between the second electrode area 305 and the first electrode area 304, as a result of which electrons tunnel onto the nitride layer of the electrically insulating layer sequence 306 and remain there permanently in the memory area 310.
- a first read-out voltage of 1.2 V is applied to the first electrode area 304 and a second read-out voltage of 2 V is simultaneously applied to the gate area 307. No voltage is applied to the second electrode region 305. If charge carriers are embossed in the memory area 311 (first logic value “1”), the conductivity is close to that Storage area 311 is different than if no charge carriers are impressed in the storage section 311 (second logic value "0").
- the current between the first electrode area 304 and the second electrode area 305 along the conductive channel consequently reads whether the voltage signals are applied to determine whether the binary information stored in the memory area 311 has a first logic value "1” or a second logic value "0".
- the voltage signals applied are chosen to be sufficiently small that no tunnel currents occur to, from or via the electrically insulating layer sequence 306.
- a first read-out voltage of 1.2 V is applied to the second electrode area 305 and simultaneously a second read-out voltage of 2 V is applied to the gate area 307. No voltage is applied to the first electrode region 304. If charge carriers are embossed in the storage area 310 (first logic value “1”), the conductivity near the storage area 310 is different than if no charge carriers are imprinted in the storage area 310 (second logic value “0”). From the current between the second electrode area 305 and the first
- electrode area 304 along the conductive channel can therefore be read whether the binary information stored in memory area 310 has a first logic value "1" or a second logic value "0".
- the applied voltage signals are chosen to be sufficiently small so that no tunnel currents occur to, from or via the electrically insulating layer sequence 306.
- the exemplary embodiment of the method according to the invention for operating a transistor arrangement as a data memory has a method by means of which the amount of data of two bits that can be stored in each of the vertical transistors of the transistor arrangement 300 can be deleted.
- a first erase voltage of 5 V is applied to the first electrode area 304, a second erase voltage of 5 V to the second electrode area 305 and a third erase voltage of -5 V to the gate area 307.
- holes that is to say positive charge carriers, are accelerated and tunnel into the memory areas 310, 311 of the electrically insulating layer sequence 306 in which electronic charge carriers were located. There the positively charged holes and the negatively charged electrons recombine into a vanishing total charge.
- Transistor arrangement 300 with a plurality of vertical transistors explained.
- a first process section is described with reference to FIG. 4A.
- a silicon substrate 401 is used as the starting material, on the surface of which a silicon dioxide layer (not shown in the drawing) is formed, optionally with a surface masking. This can be achieved, for example, by oxidizing and optionally structuring the silicon surface.
- a silicon dioxide layer not shown in the drawing
- p-doping atoms are introduced into a surface area of the arrangement in order to form a p-doped channel layer 402 in the substrate 401.
- the remaining, untreated substrate is designated by the reference number 301.
- the silicon dioxide layer or the silicon dioxide mask on the surface of the arrangement is etched using a suitable etching technique.
- n-doping atoms are introduced into a surface section of the p-doped channel layer 402 by means of an implantation method in order to form an n-doped, that is to say a heavily n-doped, second electrode layer 403.
- a silicon nitride layer 404 is applied to the surface of the n-doped second electrode layer 403, which is electrically insulating and serves as a passivation layer.
- Process steps in which a material is applied to a surface is carried out using a standard process which is suitable for the respective individual case, such as, for example, gas phase separation (CVD), vapor deposition or cathode sputtering.
- CVD gas phase separation
- vapor deposition vapor deposition
- cathode sputtering cathode sputtering
- a second process section is described with reference to FIG. 4B.
- a plurality of trenches are formed in the layer arrangement 400A, which are oriented essentially parallel to one another and, as shown in FIG. 4B, extend essentially perpendicularly through the entire silicon nitride layer 404 into the channel layer 402.
- the trenches are preferably introduced into the channel layer 402 to a depth of approximately 0.3 ⁇ m.
- the trenches can be introduced into the layer arrangement 400A, for example by means of a photolithography process.
- a photoresist is first applied to the surface of the layer arrangement 400A and then according to the desired arrangement of the trenches, that is to say the width and spacing of the trenches, using a suitable mask
- the photoresist in the exposed surface sections is then removed by means of a suitable etching technique and only then the exposed areas of the silicon nitride layer 404 and then the n-doped second electrode layer 403 and the p-doped channel layer 402 are etched away.
- first electrically insulating regions 308 are formed from the silicon nitride layer 404, second electrode regions 305 from the n-doped second electrode layer 403 and channel regions 303 from the p-doped channel layer 402.
- the remaining area of the p-doped channel layer 402 is now designated with the reference symbol 302.
- the photoresist on the unexposed surface sections of the arrangement is then removed.
- the exposed silicon surface sections in the trenches are oxidized to silicon dioxide (SiO 2).
- a silicon dioxide layer 405 is thereby formed in the trenches.
- the layer arrangement 400B which is shown in FIG. 4B, results from the method steps carried out.
- a third process section is described with reference to FIG. 4C.
- the polysilicon layer is then removed from surface portions of the layer arrangement 400B, which form the intermediate regions between the trenches, by means of a suitable etching technique.
- a heavily n-doped first electrode layer 406 made of poly-silicon is formed on the silicon dioxide layer 405 in each of the trenches.
- the layer arrangement 400C shown in FIG. 4C results from this.
- a fourth process section is described with reference to FIG. 4D.
- a silicon dioxide layer is applied to the arrangement. This is achieved using a suitable deposition process.
- the silicon dioxide layer is then partially removed by means of a photolithography process.
- the silicon dioxide layer is removed from the surface sections between the trenches and in each of the trenches in a section on the left in FIG. 4D, so that a silicon dioxide wall 407 in a section on the right in FIG. 4D remains.
- the thickness of the silicon dioxide wall 407 is approximately half the width of a trench. Furthermore, in a section of each trench on the left in FIG.
- part of the silicon dioxide layer 405 is maintained in the space between the n -doped first electrode layer 406 and the channel region 303.
- the remaining part of the silicon dioxide layers 405 forms, together with the silicon dioxide walls 407, the second electrically insulating regions 309.
- the silicon dioxide material can be removed in the manner described, for example by means of a photolithography process.
- a Photoresist applied to the surface of the layer arrangement 400C and exposed to the surface in accordance with the desired silicon dioxide structuring using a suitable mask.
- the photoresist in the exposed surface sections is then removed by means of a suitable etching technique and then silicon dioxide material is removed by means of etching in accordance with the desired structure.
- the photoresist is removed from the unexposed surface sections of the arrangement and thus the layer arrangement 400D shown in FIG. 4D is obtained.
- a fifth process section is described with reference to FIG. 4E.
- a thin layer of undoped polycrystalline silicon is applied to the previous layer arrangement.
- the applied layer is removed by means of a suitable method, with the exception of a gap which is enclosed by a lower edge region of a trench on the left in FIG. 4E with the n-doped first electrode layer 406 located in this trench (cf. FIG. 4E).
- An undoped first electrode layer 408 made of polysilicon remains, by means of which the n -doped first electrode layer 406 is coupled to the channel region 303.
- the undoped first electrode layer 408 made of polysilicon remains, by means of which the n -doped first electrode layer 406 is coupled to the channel region 303.
- Electrode layer 408 forms, together with the n-doped first electrode layer 406, the first electrode region 304.
- the method step described last is carried out according to this exemplary embodiment by means of a suitable etching method, for example wet etching.
- a suitable etching method for example wet etching.
- the layer arrangement 400E shown in FIG. 4E results.
- a sixth method step is described with reference to FIG. 4F.
- insulating layer sequence 306 is applied to the layer arrangement 400E.
- the electric in this exemplary embodiment of the invention, insulating layer sequence 306 is an ONO layer sequence which has a nitride layer made of silicon nitride (Si3N4), which is covered on both sides in each case by an oxide layer made of silicon dioxide (SiO 2).
- Si3N4 silicon nitride
- SiO 2 oxide layer made of silicon dioxide
- n-doped polycrystalline silicon is applied to the electrically insulating layer sequence 306.
- the trenches that are still present before this process layer are filled with this silicon material to form gate regions 307.
- the resulting flat surface is also covered with an n-doped polycrystalline silicon layer 409.
- a photoresist can be applied to the n-doped polycrystalline silicon layer 409, this by means of a in one
- Photolithography method exposed mask structured and a structure for connecting the gate regions 307 in the n-doped polycrystalline silicon layer 409 are etched according to the mask.
- the photoresist is then removed in a further process step.
- FIG. 4F shows the layer arrangement 400F that results after the method sections explained have been carried out.
- the layer arrangement obtained is suitable for being used as transistor arrangement 300, in which, as described above, two bits can be stored, read and erased in each of the vertical transistors.
- FIG. 5 shows a transistor arrangement 500 according to a third exemplary embodiment of the invention with a plurality of vertical transistors.
- the transistor arrangement 500 has a substrate 501 and a first electrode region 502 located on the substrate 501, according to this exemplary embodiment the source region.
- a plurality of channel regions 503 are formed on the first electrode region 502.
- a second electrode region 504 Above everyone Channel region 503 is a second electrode region 504, according to this embodiment, the respective drain region.
- a vertical transistor is formed in the transistor arrangement 500 by the first electrode region 502 and in each case a channel region 503 and a second electrode region 504 arranged above it. Each of the vertical transistors is thus coupled to exactly one of the channel regions 503.
- the first electrode region 502 extends under all vertical transistors.
- the first electrode area 502 thus provides according to this
- Exemplary embodiment clearly shows a common source region, which is also known as a “common source”.
- the first electrode region forms in each vertical transistor
- the first electrode sections of all vertical transistors have a uniform potential. This offers the advantage of a lower resistance in the first electrode region 502, as a result of which a further shortening of the signal propagation times for storing, reading out and erasing the data memories is made possible with the same density of the vertical transistors in the transistor arrangement 500.
- the transistor arrangement 500 contains an electrically insulating layer sequence 505 which covers all exposed areas of the first electrode area 502, the channel areas
- the electrically insulating layer sequence 505 thus extends, inter alia, in each vertical transistor along the channel region 503 between the first electrode region 502 and the second electrode region 504.
- the electrically insulating layer sequence 505 thus runs at least partially perpendicular to the surface of the transistor arrangement 500.
- An electrically conductive gate region 506 is arranged on the electrically insulating layer sequence 505 in such a way that in the coupling region of each vertical transistor An electrically conductive channel can be formed between the first electrode area 502 and the second electrode area 504 in the channel area 503 in addition to the electrically insulating layer sequence 505.
- the two spatially separated and electrically decoupled memory areas 507, 508 are shown in FIG. 5 in the electrically insulating layer sequence 505 and are optically highlighted in the form of dashed circles. A data amount of one bit can be stored in each memory area 507, 508.
- the substrate 501 and the channel regions 503 are produced from a p-doped semiconductor material such as silicon.
- the first electrode region 502 and the second electrode regions 504 are made from an n-doped semiconductor material.
- the gate region 506 is made of n-doped semiconductor material such as polycrystalline silicon.
- the electrically insulating layer sequence 505 has a first oxide layer made of silicon dioxide (SiO 2), a nitride layer made of silicon nitride (Si3N4) and a second oxide layer made of silicon dioxide (SiO 2). According to the third exemplary embodiment of the invention shown in FIG. 5, the electrically insulating layer sequence 505 extends without
- Table 2 On the first electrode area 502, the selected and remaining second electrode areas 504 or the selected and remaining gate areas 506 when storing, reading or deleting in the respective memory area 507, 508 of a selected vertical transistor of the transistor arrangement 500 voltages to be applied.
- the memory areas 507 and 508, in which the first electrode area 502 or the second electrode areas 504 on the one hand and the channel areas 503 and the electrically insulating layer sequence 505 on the other hand, are coupled form separate data memories, in each of which one bit is stored, read out or can be deleted.
- a method is first explained by means of which two bits can be stored in a selected vertical transistor of the transistor arrangement 500.
- a first programming voltage of 6 V is applied to the first electrode area 502 and to the remaining, non-selected second electrode areas 504 and simultaneously a second programming voltage of 10 V is applied to the selected gate area 506.
- No voltage is applied to the selected second electrode area 504 or to the remaining, non-selected gate areas 506.
- the second programming voltage applied to the selected gate area 506 causes an electrically conductive channel to be formed between the first electrode region 502 and the selected second electrode region 504 along the electrically insulating layer sequence 505.
- the first programming voltage of 6 V applied to the first electrode region 502 generates an electron flow between the selected second electrode region 50 4 and the first electrode area 502, as a result of which accelerated electrons tunnel onto the nitride layer of the electrically insulating layer sequence 505 into the storage area 507 and remain there permanently. If no electrons are permanently located in the memory area 507, this corresponds to a second logic value “0”.
- a first programming voltage of 6 V is applied to the selected second electrode area 504 and a second programming voltage is simultaneously applied to the selected gate area 506 of 10 V.
- the second programming voltage applied to the selected gate area 506 causes formation an electrically conductive channel between the first electrode region 502 and the selected second electrode region 504 along the electrically insulating layer sequence 306. Those on the selected second
- the first programming voltage of 6 V applied to the electrode region 504 generates an electron flow between the first electrode region 502 and the selected second electrode region 504, as a result of which electrons tunnel onto the nitride layer of the electrically insulating layer sequence 505 into the memory region 508 and remain there permanently. If no electrons are permanently located in the memory area 508, this corresponds to a second logic value “0”.
- the voltage signals applied are chosen to be sufficiently small so that no tunnel currents occur to, from or via the electrically insulating layer sequence 505.
- a first read voltage of 2 V is applied to all the second electrode areas 504 and a second to the remaining, non-selected gate areas 506 simultaneously
- Voltage signals can therefore be read whether the binary information stored in the memory area 508 has a first logic value "1" or a second logic value "0".
- the voltage signals applied are chosen to be sufficiently small so that no tunnel currents occur to, from or via the electrically insulating layer sequence 505.
- a method is described below with reference to Table 2, by means of which the amount of data of two bits that can be stored in a selected vertical transistor of the transistor arrangement 500 can be deleted.
- a first erase voltage of 6 V is applied to the first electrode region 502
- a second erase voltage of 6 V is applied to the selected second electrode region 504
- a third erase voltage of -6 V is applied to the selected gate region 506.
- No voltage is applied to the remaining, non-selected second electrode areas 504 and the remaining, non-selected gate areas 506.
- holes, ie positive charge carriers are accelerated and tunnel into the memory areas 507, 508 of the electrically insulating layer sequence 505 of the selected vertical transistor, in which electronic charge carriers were located. There the positively charged holes and the negatively charged electrons recombine into a vanishing total charge. This will make the electronic
- Charge carriers which were permanently located on the nitride layer in the memory areas 507, 508 before the deletion process in order to represent the first logic value “1”, are removed from the electrically insulating layer sequence 505. After the deletion process, both are consequently in the selected vertical Transistor of the transistor arrangement 500 stored bits reset to the second logic value "0".
- the following is a method for producing a transistor arrangement 500 according to the third
- a layer arrangement is formed from a substrate 501, a first electrode region 502, a channel layer and an electrode layer. Then ditches are made in the
- the trenches extending to the first electrode region 502 and thereby from the Channel layer form a plurality of channel regions 503 and a plurality of second electrode regions 504 from the electrode layer.
- An electrically insulating layer sequence 505 is then formed over the first electrode region 502 and the second electrode regions 504 and laterally on the channel regions 503. Finally, a plurality of gate regions 506 are formed on the electrically insulating layer sequence 505.
- the individual process steps are carried out using known processes such as photolithography, wet chemical etching, gas phase epitaxy, ion implantation, cathode sputtering and other processes.
- FIG. 6 shows a schematic view of a transistor arrangement 600 according to a fourth exemplary embodiment of the invention with a plurality of vertical transistors.
- the exemplary embodiment differs from the transistor arrangement 300 according to the second exemplary embodiment in that the second electrically insulating region 309 of the transistor arrangement 600 only partially surrounds the first electrode region 304, so that the first electrode region 304 has a contact region with the adjacent channel regions at two points 303, and has no contact with the first electrically insulating region 308.
- Each second electrode area 305 is thus electrically coupled to two first electrode areas 304 by means of the associated channel area 303, the adjacent gate areas 307 and the electrically insulating layer sequence 306 arranged between them.
- each trench introduced into the channel layer 302 has a vertical line on both sides between the first electrode region 304 arranged underneath and the two adjacent second electrode regions 305. Transistor on.
- Each channel region 303 of the transistor arrangement 600 is therefore assigned to two vertical transistors.
- each vertical transistor can store, read and erase two bits of data. This results in a data quantity of four bits per channel area 303 for the transistor arrangement 600.
- the manufacturing method described in FIGS. 4A to 4F is essentially used, only the manufacturing step between the layer arrangements shown in FIGS. 4C and 4D being changed and the remaining manufacturing steps being adapted accordingly.
- the silicon dioxide layer 405 is removed at all exposed locations.
- the silicon dioxide layer 405 is thus only maintained below and partly next to the n-doped first electrode layer 406.
- the second electrically insulating region 309 thus results from the silicon dioxide layer 405.
- the gaps between the n -doped first electrode layer 406 and the two adjacent channel regions 303 are then closed. This then results in the first electrode region 304, which is coupled to the two adjacent channel regions 303.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Ceramic Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Semiconductor Memories (AREA)
- Non-Volatile Memory (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
Description
Claims
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/481,278 US7154138B2 (en) | 2001-06-26 | 2002-06-20 | Transistor-arrangement, method for operating a transistor arrangement as a data storage element and method for producing a transistor-arrangement |
KR1020037016897A KR100579347B1 (ko) | 2001-06-26 | 2002-06-20 | 트랜지스터 장치, 트랜지스터 장치를 데이터 메모리로서작동시키는 방법 및 트랜지스터 장치의 제조 방법 |
EP02758056A EP1399973A2 (de) | 2001-06-26 | 2002-06-20 | Transistor-anordnung, verfahren zum betreiben einer transistor-anordnung als datenspeicher und verfahren zum herstellen einer transistor-anordnung |
JP2003509546A JP2004533126A (ja) | 2001-06-26 | 2002-06-20 | トランジスタ構成、トランジスタ構成をデータメモリとして動作するための方法、およびトランジスタ構成製造するための方法 |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
DE10130765.9 | 2001-06-26 | ||
DE10130765A DE10130765A1 (de) | 2001-06-26 | 2001-06-26 | Transistor-Anordnung, Verfahren zum Betreiben einer Transistor-Anordnung als Datenspeicher und Verfahren zum Herstellen einer Transistor-Anordnung |
Publications (2)
Publication Number | Publication Date |
---|---|
WO2003003472A2 true WO2003003472A2 (de) | 2003-01-09 |
WO2003003472A3 WO2003003472A3 (de) | 2003-10-30 |
Family
ID=7689490
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/DE2002/002263 WO2003003472A2 (de) | 2001-06-26 | 2002-06-20 | Transistor-anordnung, verfahren zum betreiben einer transistor-anordnung als datenspeicher und verfahren zum herstellen einer transistor-anordnung |
Country Status (7)
Country | Link |
---|---|
US (1) | US7154138B2 (de) |
EP (1) | EP1399973A2 (de) |
JP (1) | JP2004533126A (de) |
KR (1) | KR100579347B1 (de) |
DE (1) | DE10130765A1 (de) |
TW (1) | TW556345B (de) |
WO (1) | WO2003003472A2 (de) |
Families Citing this family (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7087954B2 (en) * | 2001-08-30 | 2006-08-08 | Micron Technology, Inc. | In service programmable logic arrays with low tunnel barrier interpoly insulators |
US6963103B2 (en) | 2001-08-30 | 2005-11-08 | Micron Technology, Inc. | SRAM cells with repressed floating gate memory, low tunnel barrier interpoly insulators |
DE102004006676A1 (de) * | 2004-02-11 | 2005-05-04 | Infineon Technologies Ag | Dynamische Speicherzelle |
US7087950B2 (en) * | 2004-04-30 | 2006-08-08 | Infineon Technologies Ag | Flash memory cell, flash memory device and manufacturing method thereof |
US7256098B2 (en) * | 2005-04-11 | 2007-08-14 | Infineon Technologies Ag | Method of manufacturing a memory device |
US7927948B2 (en) | 2005-07-20 | 2011-04-19 | Micron Technology, Inc. | Devices with nanocrystals and methods of formation |
US8110469B2 (en) | 2005-08-30 | 2012-02-07 | Micron Technology, Inc. | Graded dielectric layers |
US20070114619A1 (en) * | 2005-11-21 | 2007-05-24 | International Business Machines Corporation | Sidewall mosfets with embedded strained source/drain |
US20070178684A1 (en) * | 2006-01-31 | 2007-08-02 | Torsten Mueller | Method for producing conductor arrays on semiconductor devices |
KR101363272B1 (ko) * | 2011-09-01 | 2014-02-14 | 서울대학교산학협력단 | 수직채널을 갖는 모스펫 및 이를 이용한 논리 게이트 소자 |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO1998006139A1 (de) * | 1996-08-01 | 1998-02-12 | Siemens Aktiengesellschaft | Nichtflüchtige speicherzelle |
US6157061A (en) * | 1997-08-29 | 2000-12-05 | Nec Corporation | Nonvolatile semiconductor memory device and method of manufacturing the same |
JP2001156188A (ja) * | 1999-03-08 | 2001-06-08 | Toshiba Corp | 半導体記憶装置およびその製造方法 |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH05251669A (ja) * | 1992-03-06 | 1993-09-28 | Matsushita Electron Corp | 半導体記憶装置およびその書き換え方法 |
US5386132A (en) * | 1992-11-02 | 1995-01-31 | Wong; Chun C. D. | Multimedia storage system with highly compact memory device |
JPH08162547A (ja) * | 1994-11-30 | 1996-06-21 | Toshiba Corp | 半導体記憶装置 |
DE19600423C2 (de) * | 1996-01-08 | 2001-07-05 | Siemens Ag | Elektrisch programmierbare Speicherzellenanordnung und Verfahren zu deren Herstellung |
US5969383A (en) * | 1997-06-16 | 1999-10-19 | Motorola, Inc. | Split-gate memory device and method for accessing the same |
US6087222A (en) | 1998-03-05 | 2000-07-11 | Taiwan Semiconductor Manufacturing Company | Method of manufacture of vertical split gate flash memory device |
US6204529B1 (en) * | 1999-08-27 | 2001-03-20 | Hsing Lan Lung | 8 bit per cell non-volatile semiconductor memory structure utilizing trench technology and dielectric floating gate |
DE10036911C2 (de) | 2000-07-28 | 2002-06-06 | Infineon Technologies Ag | Verfahren zur Herstellung einer Multi-Bit-Speicherzelle |
-
2001
- 2001-06-26 DE DE10130765A patent/DE10130765A1/de not_active Ceased
-
2002
- 2002-06-20 JP JP2003509546A patent/JP2004533126A/ja active Pending
- 2002-06-20 EP EP02758056A patent/EP1399973A2/de not_active Withdrawn
- 2002-06-20 US US10/481,278 patent/US7154138B2/en not_active Expired - Fee Related
- 2002-06-20 WO PCT/DE2002/002263 patent/WO2003003472A2/de active Application Filing
- 2002-06-20 KR KR1020037016897A patent/KR100579347B1/ko not_active IP Right Cessation
- 2002-06-26 TW TW091114006A patent/TW556345B/zh active
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO1998006139A1 (de) * | 1996-08-01 | 1998-02-12 | Siemens Aktiengesellschaft | Nichtflüchtige speicherzelle |
US6157061A (en) * | 1997-08-29 | 2000-12-05 | Nec Corporation | Nonvolatile semiconductor memory device and method of manufacturing the same |
JP2001156188A (ja) * | 1999-03-08 | 2001-06-08 | Toshiba Corp | 半導体記憶装置およびその製造方法 |
Non-Patent Citations (2)
Title |
---|
PATENT ABSTRACTS OF JAPAN vol. 1996, no. 10, 31. Oktober 1996 (1996-10-31) -& JP 08 162547 A (TOSHIBA CORP), 21. Juni 1996 (1996-06-21) in der Anmeldung erwähnt * |
PATENT ABSTRACTS OF JAPAN vol. 2000, no. 23, 10. Februar 2001 (2001-02-10) & JP 2001 156188 A (TOSHIBA CORP), 8. Juni 2001 (2001-06-08) in der Anmeldung erwähnt & US 6 335 554 B1 (YOSHIKAWA) 1. Januar 2002 (2002-01-01) * |
Also Published As
Publication number | Publication date |
---|---|
EP1399973A2 (de) | 2004-03-24 |
TW556345B (en) | 2003-10-01 |
DE10130765A1 (de) | 2003-01-09 |
KR20040030705A (ko) | 2004-04-09 |
JP2004533126A (ja) | 2004-10-28 |
US20040207038A1 (en) | 2004-10-21 |
WO2003003472A3 (de) | 2003-10-30 |
KR100579347B1 (ko) | 2006-05-12 |
US7154138B2 (en) | 2006-12-26 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
DE19511846C2 (de) | Zweikanalige EEPROM-Grabenspeicherzelle auf SOI und Verfahren zur Herstellung derselben | |
DE10130766B4 (de) | Vertikal-Transistor, Speicheranordnung sowie Verfahren zum Herstellen eines Vertikal-Transistors | |
DE4422791C2 (de) | Halbleitervorrichtungen mit einem eine Inversionsschicht in einem Oberflächenbereich eines Halbleitersubstrats induzierenden leitenden Film | |
DE19533709C2 (de) | Nicht-flüchtige Halbleiterspeichervorrichtung mit einem Zweischicht-Schwebe-Gate-Aufbau und Herstellungsverfahren derselben | |
DE102008018744A1 (de) | SONOS-Stapelspeicher | |
DE10039441A1 (de) | Speicherzelle, Speicherzellenanordnung und Herstellungsverfahren | |
DE4219854A1 (de) | Elektrisch loeschbare und programmierbare halbleiterspeichereinrichtung und verfahren zur herstellung derselben | |
DE4311358A1 (de) | Elektrisch programmierbare und löschbare nicht-flüchtige Halbleiterspeichereinrichtung und Betriebsverfahren dafür | |
WO2006034887A1 (de) | Integrierte speicher-schaltungsanordnung mit ansteuerschaltung und verwendungen | |
DE19525070C2 (de) | Elektrisch schreib- und löschbare Festwertspeicherzellenanordnung und Verfahren zu deren Herstellung | |
DE102006007714A1 (de) | Nichtflüchtiges Speicherbauelement und Verfahren zur Herstellung desselben | |
DE102007052217A1 (de) | Integrierter Schaltkreis mit NAND-Speicherzellen-Strängen | |
DE102008021396A1 (de) | Speicherzelle | |
DE69637352T2 (de) | Verfahren zur Herstellung einer vertikalen nichtflüchtigen Speicherzelle | |
WO2001006570A1 (de) | Nichtflüchtige halbleiterspeicherzelle und verfahren zur herstellung derselben | |
DE4407248B4 (de) | EEPROM-Flash-Speicherzelle und Verfahren zum Bilden einer EEPROM-Flash-Speicherzelle | |
DE19807010B4 (de) | Verfahren zur Herstellung einer nichtflüchtigen Speichereinrichtung | |
DE19748495C2 (de) | EEPROM-Zellstruktur und Verfahren zum Programmieren bzw. Löschen ausgewählter EEPROM-Zellstrukturen sowie EEPROM-Zellenfeld | |
DE112013005990T5 (de) | Eingebetteter Ladungseinfang-Split-Gate-Flashspeicher und Assoziierte Verfahren | |
DE112004003019T5 (de) | Nicht-flüchtiges Speicherbauelement und Verfahren zu dessen Herstellung | |
WO2003003472A2 (de) | Transistor-anordnung, verfahren zum betreiben einer transistor-anordnung als datenspeicher und verfahren zum herstellen einer transistor-anordnung | |
DE10221884A1 (de) | Verfahren zum Herstellen einer Schicht-Anordnung, Schicht-Anordnung und Speicher-Anordnung | |
DE102006025956B3 (de) | Nicht-flüchtiges Speicherzellenfeld | |
DE102004060697A1 (de) | Halbleiterschaltungsanordung und Verfahren zum Herstellen einer Halbleiterschaltungsanordnung | |
DE19807009A1 (de) | Verfahren zur Herstellung einer nichtflüchtigen Speichereinrichtung |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A2 Designated state(s): BR CA CN IL IN JP KR MX RU UA US |
|
AL | Designated countries for regional patents |
Kind code of ref document: A2 Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
DFPE | Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101) | ||
WWE | Wipo information: entry into national phase |
Ref document number: 2002758056 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1020037016897 Country of ref document: KR |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2003509546 Country of ref document: JP |
|
WWP | Wipo information: published in national office |
Ref document number: 2002758056 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 10481278 Country of ref document: US |