TWI839472B - 具有晶粒及夾扣附著之半導體裝置封裝 - Google Patents
具有晶粒及夾扣附著之半導體裝置封裝 Download PDFInfo
- Publication number
- TWI839472B TWI839472B TW109105752A TW109105752A TWI839472B TW I839472 B TWI839472 B TW I839472B TW 109105752 A TW109105752 A TW 109105752A TW 109105752 A TW109105752 A TW 109105752A TW I839472 B TWI839472 B TW I839472B
- Authority
- TW
- Taiwan
- Prior art keywords
- die
- clip
- substrate
- silver film
- device package
- Prior art date
Links
- 239000000758 substrate Substances 0.000 claims abstract description 43
- 238000000034 method Methods 0.000 claims abstract description 36
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 claims abstract description 33
- 229910052709 silver Inorganic materials 0.000 claims abstract description 33
- 239000004332 silver Substances 0.000 claims abstract description 33
- 238000005245 sintering Methods 0.000 claims abstract description 25
- 239000000853 adhesive Substances 0.000 claims description 21
- 230000001070 adhesive effect Effects 0.000 claims description 21
- 239000004065 semiconductor Substances 0.000 claims description 13
- 230000005540 biological transmission Effects 0.000 claims 1
- 238000010030 laminating Methods 0.000 abstract description 4
- 238000000151 deposition Methods 0.000 abstract description 3
- 239000003795 chemical substances by application Substances 0.000 abstract 1
- 239000010408 film Substances 0.000 description 19
- 238000003475 lamination Methods 0.000 description 10
- 238000004458 analytical method Methods 0.000 description 8
- 238000005516 engineering process Methods 0.000 description 8
- 239000000463 material Substances 0.000 description 6
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 5
- 238000004519 manufacturing process Methods 0.000 description 4
- 229910000679 solder Inorganic materials 0.000 description 4
- 229910052802 copper Inorganic materials 0.000 description 3
- 239000010949 copper Substances 0.000 description 3
- 238000010438 heat treatment Methods 0.000 description 3
- 230000000670 limiting effect Effects 0.000 description 3
- 239000011159 matrix material Substances 0.000 description 3
- 239000004593 Epoxy Substances 0.000 description 2
- 238000010276 construction Methods 0.000 description 2
- 239000011889 copper foil Substances 0.000 description 2
- 230000002452 interceptive effect Effects 0.000 description 2
- 229910052751 metal Inorganic materials 0.000 description 2
- 239000002184 metal Substances 0.000 description 2
- 150000002739 metals Chemical class 0.000 description 2
- 239000000203 mixture Substances 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000004080 punching Methods 0.000 description 2
- 238000000682 scanning probe acoustic microscopy Methods 0.000 description 2
- 238000005476 soldering Methods 0.000 description 2
- 235000010724 Wisteria floribunda Nutrition 0.000 description 1
- 239000013065 commercial product Substances 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 238000009472 formulation Methods 0.000 description 1
- 238000002844 melting Methods 0.000 description 1
- 230000008018 melting Effects 0.000 description 1
- 230000003287 optical effect Effects 0.000 description 1
- 238000004806 packaging method and process Methods 0.000 description 1
- 230000000704 physical effect Effects 0.000 description 1
- 239000000843 powder Substances 0.000 description 1
- 239000000047 product Substances 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 230000008646 thermal stress Effects 0.000 description 1
- 239000010409 thin film Substances 0.000 description 1
- 231100000331 toxic Toxicity 0.000 description 1
- 230000002588 toxic effect Effects 0.000 description 1
- 235000012773 waffles Nutrition 0.000 description 1
- 238000003466 welding Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/84—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a strap connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/40—Mountings or securing means for detachable cooling or heating arrangements ; fixed by friction, plugs or springs
- H01L23/4093—Snap-on arrangements, e.g. clips
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
- H01L21/4814—Conductive parts
- H01L21/4821—Flat leads, e.g. lead frames with or without insulating supports
- H01L21/4825—Connection or disconnection of other leads to or from flat leads, e.g. wires, bumps, other flat leads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49517—Additional leads
- H01L23/49524—Additional leads the additional leads being a tape carrier or flat leads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/34—Strap connectors, e.g. copper straps for grounding power devices; Manufacturing methods related thereto
- H01L24/36—Structure, shape, material or disposition of the strap connectors prior to the connecting process
- H01L24/37—Structure, shape, material or disposition of the strap connectors prior to the connecting process of an individual strap connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/34—Strap connectors, e.g. copper straps for grounding power devices; Manufacturing methods related thereto
- H01L24/36—Structure, shape, material or disposition of the strap connectors prior to the connecting process
- H01L24/38—Structure, shape, material or disposition of the strap connectors prior to the connecting process of a plurality of strap connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/73—Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L24/80 - H01L24/90
- H01L24/92—Specific sequence of method steps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L24/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/291—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/29138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/29139—Silver [Ag] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/29198—Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
- H01L2224/29199—Material of the matrix
- H01L2224/29294—Material of the matrix with a principal constituent of the material being a liquid not provided for in groups H01L2224/292 - H01L2224/29291
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/29198—Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
- H01L2224/29298—Fillers
- H01L2224/29299—Base material
- H01L2224/293—Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/29338—Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/29339—Silver [Ag] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32245—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/34—Strap connectors, e.g. copper straps for grounding power devices; Manufacturing methods related thereto
- H01L2224/36—Structure, shape, material or disposition of the strap connectors prior to the connecting process
- H01L2224/37—Structure, shape, material or disposition of the strap connectors prior to the connecting process of an individual strap connector
- H01L2224/37001—Core members of the connector
- H01L2224/3701—Shape
- H01L2224/37012—Cross-sectional shape
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/34—Strap connectors, e.g. copper straps for grounding power devices; Manufacturing methods related thereto
- H01L2224/36—Structure, shape, material or disposition of the strap connectors prior to the connecting process
- H01L2224/37—Structure, shape, material or disposition of the strap connectors prior to the connecting process of an individual strap connector
- H01L2224/37001—Core members of the connector
- H01L2224/3701—Shape
- H01L2224/37012—Cross-sectional shape
- H01L2224/37013—Cross-sectional shape being non uniform along the connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/34—Strap connectors, e.g. copper straps for grounding power devices; Manufacturing methods related thereto
- H01L2224/39—Structure, shape, material or disposition of the strap connectors after the connecting process
- H01L2224/40—Structure, shape, material or disposition of the strap connectors after the connecting process of an individual strap connector
- H01L2224/401—Disposition
- H01L2224/40105—Connecting bonding areas at different heights
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/34—Strap connectors, e.g. copper straps for grounding power devices; Manufacturing methods related thereto
- H01L2224/39—Structure, shape, material or disposition of the strap connectors after the connecting process
- H01L2224/40—Structure, shape, material or disposition of the strap connectors after the connecting process of an individual strap connector
- H01L2224/401—Disposition
- H01L2224/40151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/40221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/40245—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/34—Strap connectors, e.g. copper straps for grounding power devices; Manufacturing methods related thereto
- H01L2224/39—Structure, shape, material or disposition of the strap connectors after the connecting process
- H01L2224/40—Structure, shape, material or disposition of the strap connectors after the connecting process of an individual strap connector
- H01L2224/404—Connecting portions
- H01L2224/40475—Connecting portions connected to auxiliary connecting means on the bonding areas
- H01L2224/40499—Material of the auxiliary connecting means
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73213—Layer and strap connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73263—Layer and strap connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/83001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector involving a temporary auxiliary member not forming part of the bonding apparatus
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/8319—Arrangement of the layer connectors prior to mounting
- H01L2224/83191—Arrangement of the layer connectors prior to mounting wherein the layer connectors are disposed only on the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/8319—Arrangement of the layer connectors prior to mounting
- H01L2224/83192—Arrangement of the layer connectors prior to mounting wherein the layer connectors are disposed only on another item or body to be connected to the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/832—Applying energy for connecting
- H01L2224/83201—Compression bonding
- H01L2224/83203—Thermocompression bonding, e.g. diffusion bonding, pressure joining, thermocompression welding or solid-state welding
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/8338—Bonding interfaces outside the semiconductor or solid-state body
- H01L2224/83399—Material
- H01L2224/834—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/83438—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/83439—Silver [Ag] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/8338—Bonding interfaces outside the semiconductor or solid-state body
- H01L2224/83399—Material
- H01L2224/834—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/83438—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/83447—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/838—Bonding techniques
- H01L2224/8384—Sintering
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/83905—Combinations of bonding methods provided for in at least two different groups from H01L2224/838 - H01L2224/83904
- H01L2224/83907—Intermediate bonding, i.e. intermediate bonding step for temporarily bonding the semiconductor or solid-state body, followed by at least a further bonding step
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/83986—Specific sequence of steps, e.g. repetition of manufacturing steps, time sequence
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/84—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a strap connector
- H01L2224/84001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a strap connector involving a temporary auxiliary member not forming part of the bonding apparatus
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/84—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a strap connector
- H01L2224/842—Applying energy for connecting
- H01L2224/84201—Compression bonding
- H01L2224/84203—Thermocompression bonding
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/84—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a strap connector
- H01L2224/848—Bonding techniques
- H01L2224/8484—Sintering
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/84—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a strap connector
- H01L2224/84986—Specific sequence of steps, e.g. repetition of manufacturing steps, time sequence
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
- H01L2224/92—Specific sequence of method steps
- H01L2224/9205—Intermediate bonding steps, i.e. partial connection of the semiconductor or solid-state body during the connecting process
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
- H01L2224/92—Specific sequence of method steps
- H01L2224/922—Connecting different surfaces of the semiconductor or solid-state body with connectors of different types
- H01L2224/9221—Parallel connecting processes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L2224/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/495—Lead-frames or other flat leads
- H01L23/49579—Lead-frames or other flat leads characterised by the materials of the lead frames or layers thereon
- H01L23/49582—Metallic layers on lead frames
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L24/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L24/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/34—Strap connectors, e.g. copper straps for grounding power devices; Manufacturing methods related thereto
- H01L24/39—Structure, shape, material or disposition of the strap connectors after the connecting process
- H01L24/40—Structure, shape, material or disposition of the strap connectors after the connecting process of an individual strap connector
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Die Bonding (AREA)
- Shielding Devices Or Components To Electric Or Magnetic Fields (AREA)
- Powder Metallurgy (AREA)
Abstract
1.一種晶粒及夾扣附著之方法,其包含:提供一夾扣、一晶粒及一基板;將一可燒結銀薄膜層積於該夾扣及該晶粒上;將一黏劑沈積於該基板上;將該晶粒放置於該基板上;將該夾扣放置於該晶粒及該基板上以產生一基板、晶粒及夾扣封裝;且燒結該基板、晶粒及夾扣封裝。
Description
本揭示內容一般係關於用於將電子組件附著至一基板或引線框架之方法,且更特定言之係關於併入用於執行此等方法之燒結材料之方法。
燒結銀晶粒附著薄膜組合奈米銀粉末之獨特物理性質及新穎化學調配物組合成容許結合各種電子器件來產生極可靠之高熱及導電介面之新穎產品。針對燒結銀晶粒附著薄膜經唯一地定位以裝配至現有製造設備及程序中以實現大量製造之程序,參考美國公開專利申請案第2012/0114927 A1號,該案之全部內容出於所有目的併入本文中。此技術涵蓋來自電子及自動設備之大面積閘流體及功率模組之各種器件及應用以微型化行動技術及LED照明之離散組件。相較於傳統結合技術,該技術藉由增大功率或光輸出或可靠性而改良現有器件之效能。燒結薄膜實現使用新的高溫SiC及GaN半導體及產生無法使用現有技術獲得之電效率之新的器件設計。
銀晶粒附著膏及薄膜係將一電子器件附著至一被動基板或另一器件之結合材料。一銀薄膜係獨特的,因為其可經施加或層積至一個別晶粒、晶粒之背側或晶圓。在一項實施例中,使用足以增密該薄膜且建立材料與連接部分之間的緊密連接之之一力將該晶粒放置於預加熱基板上。在所施加之熱量及壓力下,該薄膜將該晶粒燒結且連接至該基板。晶粒與基板之
間的所得接點係具有參考圖1所展示之結構及性質之金屬銀。
在許多半導體封裝中,透過夾扣接合將該器件之一電連接提供至該晶粒頂部。相較於佈線接合,此配置確保封裝之低電阻及改良之效能。藉由將一銅夾扣焊接至一個或兩個接合墊及其等對應引線而完成夾扣接合。程序通常使用高鉛含量焊錫材料且需要焊接程序之一良好控制(尤其在焊錫回流程序之熔化相期間晶粒及夾扣之定位)。
用於使用可燒結銀薄膜之晶粒及夾扣附著之一程序適用於離散封裝之大量製造。該程序利用可施配黏劑之技術來在燒結前將晶粒及夾扣定位於引線框架上。該等夾扣亦可用於連接至一引線框架之一矩陣中。可在任何市售燒結壓機中完成下列燒結步驟。
本發明之一個態樣係關於晶粒及夾扣附著之一方法,其包括:提供一夾扣、一晶粒及一基板;將一可燒結銀薄膜層積於該夾扣及該晶粒上;將一黏劑沈積於該基板上;將該晶粒放置於該基板上;將該夾扣放置於該晶粒及該基板上以產生一基板、晶粒及夾扣封裝;且燒結該基板、晶粒及夾扣封裝。
本發明之實施例進一步可包含使用施加2至3MPa或更高之一壓力及施加130℃之一溫度達30秒而層積該可燒結銀薄膜。該晶粒可個別層積或層積為一完整晶圓隨後切割。該夾扣可個別層積或層積成一銅板形式隨後切割或衝壓。可在能夠提供指定壓力及溫度之一積層壓機或一晶粒接合機中完成層積該可燒結銀薄膜。該經層積晶粒可經收集及儲存於一窩伏爾組件(waffle pack)中或一切割帶上。該層積夾扣可經收集及儲存於該帶、捲盤或窩伏爾組件上。該黏劑可經施配於該基板上以在該封裝之組件已移動
至該燒結壓機之前將該等組件放置且固持於適當位置。該黏劑提供將該晶粒及該夾扣暫時附著至該基板。該黏劑在該基板、晶粒及夾扣封裝之該燒結期間蒸發而不干擾該燒結程序。該晶粒可使用一晶粒接合器放置於該基板上且使用該黏劑固定於該位置中。該夾扣可使用一取放機或一環氧樹脂晶粒接合器放置於該基板上且使用該黏劑固定於該位置中。燒結該基板、晶粒及夾扣封裝可包含具有一壓力工具及一加熱台之一燒結壓機。燒結可包含施加10MPa之一壓力及250℃之一溫度達60秒。夾扣與可燒結銀薄膜可層積成經連接至該基板之一矩陣形式。該等夾扣之間的一間距可與定位於該基板上之該等晶粒匹配。可藉由本文描述之該方法產生一焊接點。一夾扣可實現一晶粒及一基板之一腳部墊之一均勻壓力傳遞。
10:晶粒
12:夾扣
14:可燒結銀薄膜
16:黏劑
18:引線框架
20:加熱台
30:夾扣
32:夾扣
34:夾扣
40:夾扣
42:晶粒
44:引線框架
50:夾扣
52:晶粒
54:引線框架
在下文中參考隨附圖式討論至少一項實施例之各種態樣,該等圖式並不意在按比例繪製。在圖、實施方式或任何請求項中之技術特徵伴隨元件符號之處,已出於增大圖、實施方式或申請專利範圍中之可理解性之唯一目的而包含該等元件符號。因此,元件符號之存在與否皆不意在具有對任何申請專利範圍元素之範疇之限制效應。在圖中,在各種圖中繪示之各相同或幾乎相同之組件藉由一相同數字表示。為清晰起見,並非每一組件皆在每一圖中標記。該等圖出於繪示及解釋之目的提供且不視為本發明之限制之一定義。在圖中:圖1係一晶粒與係金屬銀之一基板之間的一所得接點之一照相圖示;圖2A至圖2F係展示本發明之一實施例之晶粒及夾扣附著之一程序之示意圖;圖3A至圖3C係本發明之實施例之夾扣設計之示意性橫截面圖;
圖4A及圖4B繪示本發明之一實施例之一夾扣設計;圖5係展示本發明之一實施例之具有一晶粒及夾扣附著之一封裝之一示意透視圖;圖6A至圖6C繪示本發明之實施例之一引線框架、夾扣及晶粒;圖7A及圖7B展示經施配於一引線框架上以將一晶粒及夾扣固持於適當位置之一黏劑;圖8A至圖8C係本發明之實施例之完成之晶粒及夾扣附著總成之照相圖示;圖9A至圖9H係藉由CSAM之接點分析之照相圖示;圖10A及圖10B係藉由SEM之接點分析之照相圖示;圖11A至圖11E係完成之晶粒及夾扣附著總成之接點分析之照相圖示;圖12A係具有在層積之前的夾扣之一引線框架之一視圖;圖12B係在層積之前夾扣之一視圖;圖13A係具有在層積之後的夾扣之一引線框架之一視圖;及圖13B係在層積之後夾扣之一視圖。
本申請案係關於且主張2014年12月17日申請之名稱為「METHOD FOR DIE AND CLIP ATTACHMENT」之美國臨時專利申請案第62/093,004號之優先權,該案之全部內容出於所有目的以引用之方式併入本文中。
燒結技術係夾扣焊接之一極佳替代物,此係由於燒結提供無空隙高
導電且導熱接合且消除含有有毒鉛之焊錫之使用。本發明描述唯一適用於透過燒結程序之附著有夾扣之電源封裝之大量製造之一程序本發明之實施例之程序利用可燒結銀薄膜及特殊黏劑之性能來確保該等組件之準確定位及可靠連接。本文揭示使用預施加之可燒結銀薄膜在一單一步驟中之晶粒及夾扣附著之一程序。在美國公開專利申請案第2012/0114927 A1號中描述銀薄膜之組成及使用。參考圖2A至圖2F示意性描述該程序,其展示一晶粒10及一夾扣12。
在特定實施例中,用於該程序(圖2A)中之材料可包含一晶粒、一夾扣及一基板(例如,一引線框架)。根據在美國公開專利申請案第2012/0114927 A1號中描述之程序,在第一步驟(圖2B)中,封裝之兩個組件(即,一晶粒10及一夾扣12)與可燒結銀薄膜14層積。在特定實施例中,層積壓力可在少於1秒至90秒內在100℃至200℃之間的一溫度下在0.5MPa至20MPa之間變化。在一特定實施例中,層積參數可包含施加2至3MPa或更高之一壓力及130℃之一溫度達30秒。晶粒可個別層積或層積為一完整晶圓隨後切割。類似地,夾扣可個別層積或層積成一銅板形式隨後切割或衝壓。層積步驟可在能夠提供指定壓力及溫度之一層積壓機中或在晶粒接合設備(諸如藉由BE半導體行業N.V.供應之一DataconTM 2200 evo多晶片晶粒接合器)或類似機器中完成。層積晶粒經收集及儲存於一窩伏爾組件中或一切割帶上。層積夾扣經收集及儲存於帶、捲盤或窩伏爾組件上。
在一第二步驟(圖2C)中,一黏劑16經施配於一基板(或引線框架)18上以在部分已移動至燒結壓機之前將封裝之組件放置且固持於適當位置。黏劑16之作用係提供將晶粒10及夾扣12暫時附著至引線框架18。在燒結
程序期間,黏劑蒸發而不干擾燒結程序。
在下一步驟(圖2D)中,晶粒10經放置於引線框架18上且歸因於黏劑16固定於該位置中。晶粒放置可在藉由BE半導體行業N.V.供應之一ESECTM 2100晶粒接合器或類似設備中完成。
在第四步驟(圖2E)中,使用標準取放設備或等效環氧樹脂晶粒接合器(諸如一ESECTM 2100)將夾扣12放置於引線框架18上。夾扣12歸因於黏劑固定於該位置中。夾扣放置可在一取放機(諸如一Fuji®取放機)或類似設備中完成。
在最後步驟(圖2F)中,裝有所有晶粒及夾扣之引線框架18移動至燒結壓機(加熱台20)。在特定實施例中,燒結壓力可在少於1秒至180秒內於190℃至300℃之間的一溫度下在3MPa至25MPa之間變化。在一項實施例中,該等部分可在10MPa之一壓力及250℃之溫度下達60秒燒結。燒結步驟可在來自Boschman Technologies之SinterstarTM Innovate-F-XL壓機或類似設備中完成。
夾扣之形狀可變化且取決於晶粒及引線框架設計以容納電連接。歸因於燒結程序,夾扣設計亦可考慮熱應力釋放。夾扣設計之實例在圖3A、圖3B及圖3C中。圖3A繪示夾扣30。圖3B繪示夾扣32。圖3C繪示夾扣34。如展示,夾扣30及32各經組態具有一個腿部以嚙合引線框架。夾扣34經組態具有一個腿部以嚙合引線框架。在某些實施例中,該夾扣之該腿部係自該晶粒分開一距離。在一特定實施例中,夾扣設計可體現在圖4A及圖4B中展示之設計。如展示,夾扣40經設計以固定晶粒42及引線框架44。應理解,可取決於晶粒及/或引線框架之大小及形狀採用任何數量之夾扣設計。
圖5繪示本發明之一實施例之具有一晶粒及夾扣附著之一封裝。如展示,封裝包含夾扣50及晶粒52,其等經組態以固定至引線框架54。
圖6A繪示一例示性引線框架,圖6B繪示例示性夾扣設計,且圖6C繪示本發明之實施例之例示性晶粒。亦提供銀薄膜及黏劑。
晶粒及夾扣與來自Alpha Metals,Inc之可燒結銀薄膜Argomax® 8020層積。黏劑在引線框架上施配於下文展示位置處。在一項實施例中,黏劑以DATA 600售賣且係Alpha Metals,Inc之一商業產品。
圖7A及圖7B展示經施配於一引線框架上以將一晶粒及夾扣固持於適當位置之一黏劑。
晶粒及夾扣經放置於引線框架上之八個位置處且在來自Boschman Technologies之燒結壓機SinterstarTM中燒結。從封裝之頂部及側部之光學視圖指出在晶粒與基板之間及夾扣與晶粒之間具有良好燒結連接。
夾扣設計係獨特的且容許均勻壓力自夾扣之一頂部傳遞至一晶粒區域且至夾扣之一腳部墊。相反地,晶粒工具係獨特的且經設計以施加跨夾扣之一頂部區域之均勻壓力。如此,可在一個步驟中燒結夾扣、晶粒及基板或引線框架。在某些實施例中,該夾扣之該頂部區域在該晶粒上方延伸。
此外,晶粒工具(稱為動態嵌件)可叢集成一陣列以立即施加跨各個別晶粒、一晶粒群組或所有晶粒之均勻力。可使用動態嵌件工具組態有效處理平坦封裝及三維封裝。在僅限於按壓區域的情況下,可並行燒結一引線框架或封裝陣列。
夾扣及工具設計容許高生產量及良率。因此,受益於高可靠性及一無鉛系統可達成成本目標。
圖8A至圖8C係本發明之實施例之完成之晶粒及夾扣附著總成之照相圖示。
掃描聲波顯微術顯示在兩個介面處之均勻及完整連接,即夾扣與晶粒及晶粒與基板。
圖9A至圖9H係藉由CSAM之接點分析之照相圖示。
附著組件經橫截,且使用一掃描電子顯微鏡檢查連接。連接晶粒及夾扣兩者。在連接部分之間形成約15μm之均勻完全燒結銀接合。
圖10A及圖10B係藉由SEM之接點分析之照相圖示。圖11A至圖11E係完成之晶粒及夾扣附著總成之接點分析之照相圖示。
夾扣可如上文描述與一可燒結銀層個別地層積或層積成連接至引線框架之一矩陣形式。在此情況下,夾扣之間的間距與定位於基板或引線框架上之晶粒匹配。圖12A、圖12B、圖13A及圖13B展示在層積之前及之後之此一設計之一實例。為將夾扣附著至晶粒之頂部側,夾扣將定位且放置於具有先前附著之晶粒之基板引線框架之頂部上。類似於上文所描述內容進行下列燒結步驟。
圖12A係在具有層積之前的夾扣之一引線框架之一視圖。圖12B係在層積之前夾扣之一視圖。圖13A係具有在層積之後的夾扣之一引線框架之一視圖。圖13B係在層積之後夾扣之一視圖。
替代地,平坦銅箔(具有或不具有一鍍銀層)可與可燒結銀薄膜層積。在一下列步驟中,銅箔可經修整且衝壓以產生具有在圖13B中展示之夾扣之一引線框架。
將瞭解,本文討論之方法及裝置之實施例在應用中不限於在下列描述中提出或在隨附圖式中繪示之組件之構造及配置之細節。方法及裝置能夠實現於其他實施例中且可以各種方式實踐或執行。特定實施方案之實例在本文中僅用於繪示之目的而提供且不意在限制。特定言之,結合任何一或多項實施例討論之動作、元件及特徵不意在從任何其他實施例中之一類似角色排除。
而且,在本文中使用之措辭及術語出於描述之目的且不應視為限制。對以單數形式指涉之本文之系統及方法之實施例或元件或動作之任何參考亦可包括包含複數個此等元件之實施例,且以複數形式對本文之任何實施例或元件或動作之任何參考亦可包括僅包含一單一元件之實施例。單數形式或複數形式之參考不意在限制當前所揭示之系統或方法、其等組件、動作或元件。本文中「包含」、「包括」、「具有」、「含有」、「涉及」及其等之變形之使用意欲涵蓋在其後列出之項目及其等之等效物以及額外項目。對「或」之參考可視為包含性的使得使用「或」之任何項可指示所描述之項之一單一、一個以上及所有之任一者。對前部及後部、左側及右側、頂部及底部、上部及下部及垂直及水平之任何參考意在為方便描述,而不將本系統及方法或其等組件限於任何一個位置或空間定向。
因此,在已描述至少一項實施例之若干態樣之情況下,應瞭解,熟習此項技術者容易想到各種更改、修改及改良。此等更改、修改及改良意在係本發明之部分且意在處於本發明之範疇內。因此,以上描述及圖式僅
係藉由實例,且應從隨附申請專利範圍及其等之等效物之正確建構來判定本發明之範疇。
50:夾扣
52:晶粒
54:引線框架
Claims (9)
- 一種半導體裝置封裝,其包括:一基板;一晶粒,其經由一第一可燒結銀薄膜而安置於該基板上;一黏劑,其沈積於該基板上,其中該第一可燒結銀薄膜及該黏劑被提供於該晶粒及該基板之間;一夾扣,其經由一第二可燒結銀薄膜而安置於該晶粒上,該夾扣包括:一頂部區域;及一個腿部,其與該頂部區域直接地連接,該腿部經組態以與該基板嚙合(engage),其中該夾扣實現(enable)至該晶粒及該基板之一均勻壓力傳遞,且其中該基板、該晶粒及該夾扣以一燒結程序燒結。
- 如請求項1之半導體裝置封裝,其中該夾扣之一形狀取決於該晶粒或該基板。
- 如請求項1之半導體裝置封裝,其中該第一可燒結銀薄膜或該第二可燒結銀薄膜在自3MPa至25MPa之一範圍中的一壓力下燒結。
- 如請求項1之半導體裝置封裝,其中該第一可燒結銀薄膜或該第二可燒結銀薄膜在自190℃至300℃之一範圍中的一溫度下燒結。
- 如請求項1之半導體裝置封裝,其中該第一可燒結銀薄膜或該第二可燒結銀薄膜在自1秒至180秒之一範圍中的一時間下燒結。
- 如請求項1之半導體裝置封裝,其中該第一可燒結銀薄膜或該第二可燒結銀薄膜在10MPa之一壓力及250℃之溫度下達60秒燒結。
- 如請求項1之半導體裝置封裝,其中該夾扣之該頂部區域在該晶粒上方延伸。
- 如請求項1之半導體裝置封裝,其中該夾扣之該腿部係自該晶粒分開一距離。
- 如請求項1之半導體裝置封裝,其中該基板係一引線框架。
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US201462093004P | 2014-12-17 | 2014-12-17 | |
US62/093,004 | 2014-12-17 |
Publications (2)
Publication Number | Publication Date |
---|---|
TW202030808A TW202030808A (zh) | 2020-08-16 |
TWI839472B true TWI839472B (zh) | 2024-04-21 |
Family
ID=56127520
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW104142327A TWI689020B (zh) | 2014-12-17 | 2015-12-16 | 用於晶粒及夾扣附著之方法 |
TW109105752A TWI839472B (zh) | 2014-12-17 | 2015-12-16 | 具有晶粒及夾扣附著之半導體裝置封裝 |
TW109105751A TWI726629B (zh) | 2014-12-17 | 2015-12-16 | 用於晶粒及夾扣附著之方法 |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW104142327A TWI689020B (zh) | 2014-12-17 | 2015-12-16 | 用於晶粒及夾扣附著之方法 |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW109105751A TWI726629B (zh) | 2014-12-17 | 2015-12-16 | 用於晶粒及夾扣附著之方法 |
Country Status (9)
Country | Link |
---|---|
US (1) | US11289447B2 (zh) |
EP (1) | EP3234988A4 (zh) |
JP (1) | JP6466594B2 (zh) |
KR (1) | KR102052326B1 (zh) |
CN (1) | CN107431019B (zh) |
MY (1) | MY188980A (zh) |
SG (1) | SG11201704928UA (zh) |
TW (3) | TWI689020B (zh) |
WO (1) | WO2016100470A1 (zh) |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10861775B2 (en) * | 2018-09-28 | 2020-12-08 | Semiconductor Components Industries, Llc | Connecting clip design for pressure sintering |
CN117878082A (zh) | 2018-10-09 | 2024-04-12 | 罗姆股份有限公司 | 半导体装置以及半导体装置的制造方法 |
US11894286B2 (en) | 2019-06-13 | 2024-02-06 | Bae Systems Information And Electronic Systems Integration Inc. | Hermetically sealed electronics module with enhanced cooling of core integrated circuit |
US11600498B2 (en) * | 2019-12-31 | 2023-03-07 | Texas Instruments Incorporated | Semiconductor package with flip chip solder joint capsules |
US20230411338A1 (en) * | 2020-11-27 | 2023-12-21 | Rohm Co., Ltd. | Semiconductor device |
DE102021121625B3 (de) * | 2021-08-20 | 2022-11-03 | Danfoss Silicon Power Gmbh | Verfahren zum Herstellen einer wenigstens ein aktives elektronisches Bauelement und wenigstens ein passives Bauelement aufweisenden elektronischen Baugruppe |
WO2023174581A1 (en) * | 2022-03-15 | 2023-09-21 | Alpha Assembly Solutions Inc. | Sinter ready multilayer wire/ribbon bond pads and method for die top attachment |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2007214340A (ja) * | 2006-02-09 | 2007-08-23 | Hitachi Ltd | 金属超微粒子使用接合材及びそれを用いた半導体装置 |
TWI333270B (en) * | 2004-12-31 | 2010-11-11 | Alpha & Omega Semiconductor | Flip chip contact (fcc) power package |
TW201212193A (en) * | 2010-09-07 | 2012-03-16 | Alpha & Omega Semiconductor | A method of package with clip bonding |
WO2014024418A1 (ja) * | 2012-08-07 | 2014-02-13 | パナソニック株式会社 | 情報端末、情報表示方法、制御プログラム及びサーバ |
Family Cites Families (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6428650B1 (en) * | 1998-06-23 | 2002-08-06 | Amerasia International Technology, Inc. | Cover for an optical device and method for making same |
TWI233195B (en) * | 2003-12-19 | 2005-05-21 | Concord Semiconductor Corp | Method of distributing conducting adhesive to lead frame |
JP4539980B2 (ja) * | 2005-03-23 | 2010-09-08 | 富士電機システムズ株式会社 | 半導体装置およびその製造方法 |
US7968008B2 (en) * | 2006-08-03 | 2011-06-28 | Fry's Metals, Inc. | Particles and inks and films using them |
JP4895994B2 (ja) * | 2006-12-28 | 2012-03-14 | 株式会社日立製作所 | 金属粒子を用いた接合方法及び接合材料 |
US7851906B2 (en) * | 2007-03-26 | 2010-12-14 | Endicott Interconnect Technologies, Inc. | Flexible circuit electronic package with standoffs |
US7811932B2 (en) | 2007-12-28 | 2010-10-12 | Freescale Semiconductor, Inc. | 3-D semiconductor die structure with containing feature and method |
DE102008034946B4 (de) * | 2008-07-26 | 2016-05-19 | Semikron Elektronik Gmbh & Co. Kg | Herstellungsverfahren eines Edelmetallverbindungsmittels |
US8049312B2 (en) | 2009-01-12 | 2011-11-01 | Texas Instruments Incorporated | Semiconductor device package and method of assembly thereof |
JP2011035345A (ja) * | 2009-08-06 | 2011-02-17 | Fujitsu Ltd | 半導体素子モジュール、電子回路ユニット、電子デバイス、及び、半導体素子モジュールの製造方法 |
DE102010021764B4 (de) * | 2010-05-27 | 2014-09-25 | Semikron Elektronik Gmbh & Co. Kg | Verfahren zur Niedertemperatur Drucksinterverbindung zweier Verbindungspartner |
DE102010044709B4 (de) * | 2010-09-08 | 2015-07-02 | Vincotech Holdings S.à.r.l. | Leistungshalbleitermodul mit Metallsinterverbindungen sowie Herstellungsverfahren |
KR102114489B1 (ko) * | 2010-11-03 | 2020-05-22 | 알파 어셈블리 솔루션스 인크. | 소결 재료 및 이를 이용한 부착 방법 |
JP2012138470A (ja) * | 2010-12-27 | 2012-07-19 | Mitsubishi Electric Corp | 半導体素子、半導体装置および半導体装置の製造方法 |
JP5822656B2 (ja) * | 2011-10-31 | 2015-11-24 | 株式会社 日立パワーデバイス | 半導体装置及びその製造方法 |
US9583453B2 (en) * | 2012-05-30 | 2017-02-28 | Ormet Circuits, Inc. | Semiconductor packaging containing sintering die-attach material |
DE112012006812T5 (de) * | 2012-08-17 | 2015-05-21 | Fuji Electric Co., Ltd. | Elektronische Komponente und Fertigungsverfahren für elektronische Komponente |
KR102003881B1 (ko) * | 2013-02-13 | 2019-10-17 | 삼성전자주식회사 | 반도체 소자 및 그 제조 방법 |
JP6423369B2 (ja) * | 2013-02-15 | 2018-11-14 | オーメット サーキッツ インク | 多層電子基体z軸内部接続構造物 |
JP5664679B2 (ja) | 2013-03-07 | 2015-02-04 | 三菱マテリアル株式会社 | パワーモジュール用基板の製造方法 |
CN103489819B (zh) * | 2013-09-18 | 2016-06-01 | 中国东方电气集团有限公司 | 一种用于半导体制程中的薄片临时键合与解键合方法 |
DE102014104272A1 (de) * | 2014-03-26 | 2015-10-01 | Heraeus Deutschland GmbH & Co. KG | Träger und Clip jeweils für ein Halbleiterelement, Verfahren zur Herstellung, Verwendung und Sinterpaste |
-
2015
- 2015-12-16 MY MYPI2017000868A patent/MY188980A/en unknown
- 2015-12-16 JP JP2017551568A patent/JP6466594B2/ja active Active
- 2015-12-16 CN CN201580068422.5A patent/CN107431019B/zh active Active
- 2015-12-16 EP EP15870960.0A patent/EP3234988A4/en active Pending
- 2015-12-16 US US15/545,607 patent/US11289447B2/en active Active
- 2015-12-16 SG SG11201704928UA patent/SG11201704928UA/en unknown
- 2015-12-16 WO PCT/US2015/066026 patent/WO2016100470A1/en active Application Filing
- 2015-12-16 TW TW104142327A patent/TWI689020B/zh active
- 2015-12-16 TW TW109105752A patent/TWI839472B/zh active
- 2015-12-16 KR KR1020177019649A patent/KR102052326B1/ko active IP Right Grant
- 2015-12-16 TW TW109105751A patent/TWI726629B/zh active
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI333270B (en) * | 2004-12-31 | 2010-11-11 | Alpha & Omega Semiconductor | Flip chip contact (fcc) power package |
JP2007214340A (ja) * | 2006-02-09 | 2007-08-23 | Hitachi Ltd | 金属超微粒子使用接合材及びそれを用いた半導体装置 |
TW201212193A (en) * | 2010-09-07 | 2012-03-16 | Alpha & Omega Semiconductor | A method of package with clip bonding |
WO2014024418A1 (ja) * | 2012-08-07 | 2014-02-13 | パナソニック株式会社 | 情報端末、情報表示方法、制御プログラム及びサーバ |
Also Published As
Publication number | Publication date |
---|---|
EP3234988A4 (en) | 2018-09-12 |
CN107431019A (zh) | 2017-12-01 |
JP6466594B2 (ja) | 2019-02-06 |
CN107431019B (zh) | 2021-10-08 |
KR20170107994A (ko) | 2017-09-26 |
EP3234988A1 (en) | 2017-10-25 |
TW202030808A (zh) | 2020-08-16 |
MY188980A (en) | 2022-01-17 |
TWI726629B (zh) | 2021-05-01 |
TWI689020B (zh) | 2020-03-21 |
US11289447B2 (en) | 2022-03-29 |
JP2018504788A (ja) | 2018-02-15 |
TW201626474A (zh) | 2016-07-16 |
SG11201704928UA (en) | 2017-07-28 |
TW202030807A (zh) | 2020-08-16 |
WO2016100470A1 (en) | 2016-06-23 |
KR102052326B1 (ko) | 2019-12-05 |
US20180166415A1 (en) | 2018-06-14 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TWI839472B (zh) | 具有晶粒及夾扣附著之半導體裝置封裝 | |
US10008394B2 (en) | Method for mounting an electrical component, wherein a hood is used, and hood suitable for use in said method | |
US11424170B2 (en) | Method for mounting an electrical component in which a hood is used, and a hood that is suitable for use in this method | |
TWI254387B (en) | Wafer stacking package method | |
JP6044885B2 (ja) | 実装方法 | |
US8980687B2 (en) | Semiconductor device and method of manufacturing thereof | |
TW200950050A (en) | Semiconductor package device, semiconductor package structure, and method for fabricating the same | |
TWI627684B (zh) | 半導體裝置之製造方法及半導體裝置 | |
CN105336632A (zh) | 用于将芯片连接到载体的分批工艺 | |
TW200947654A (en) | Stacked type chip package structure and method of fabricating the same | |
CN111668196A (zh) | 半导体封装件以及相关方法 | |
TWI549171B (zh) | 施加於切割膠帶上之底部填充膜的預切割晶圓 | |
TW201250923A (en) | Pre-cut wafer applied underfill film | |
US9583413B2 (en) | Semiconductor device | |
US8796132B2 (en) | System and method for forming uniform rigid interconnect structures | |
TW200935580A (en) | Method for manufacturing stack package using through-electrodes | |
CN107851632A (zh) | 用于制造半导体器件的方法及相应的器件 | |
US11101246B2 (en) | Semiconductor device having chips attached to support members through silver sintered bodies with particles | |
TW200915443A (en) | Manufacturing process and structure for a thermally enhanced package | |
US20180301354A1 (en) | Method for manufacturing a circuit carrier | |
TW200532873A (en) | Process for packaging and stacking multiple chips with the same size | |
CN112786546A (zh) | 半导体封装和用于制造半导体封装的方法 | |
TWI378520B (en) | Long wire assembly method and structure | |
CN103460361B (zh) | 在切割胶带上施加有底部填料膜的预切割的晶片 | |
JP2005129912A (ja) | 受動素子の供給方法および半導体パッケージ製造用受動素子ならびに受動素子 |