TWI695421B - 半導體裝置之製造方法 - Google Patents
半導體裝置之製造方法 Download PDFInfo
- Publication number
- TWI695421B TWI695421B TW104143856A TW104143856A TWI695421B TW I695421 B TWI695421 B TW I695421B TW 104143856 A TW104143856 A TW 104143856A TW 104143856 A TW104143856 A TW 104143856A TW I695421 B TWI695421 B TW I695421B
- Authority
- TW
- Taiwan
- Prior art keywords
- adhesive sheet
- semiconductor
- semiconductor wafer
- adhesive
- sheet
- Prior art date
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L24/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07 e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/568—Temporary substrate used as encapsulation process aid
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/04105—Bonding areas formed on an encapsulation of the semiconductor or solid-state body, e.g. bonding areas on chip-scale packages
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/12105—Bump connectors formed on an encapsulation of the semiconductor or solid-state body, e.g. bumps on chip-scale packages
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L2224/19—Manufacturing methods of high density interconnect preforms
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L2224/96—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being encapsulated in a common layer, e.g. neo-wafer or pseudo-wafer, said common layer being separable into individual assemblies after connecting
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Dicing (AREA)
- Mechanical Treatment Of Semiconductor (AREA)
- Encapsulation Of And Coatings For Semiconductor Or Solid State Devices (AREA)
- Container, Conveyance, Adherence, Positioning, Of Wafer (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2014-266140 | 2014-12-26 | ||
| JP2014266140A JP6482866B2 (ja) | 2014-12-26 | 2014-12-26 | 半導体装置の製造方法 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| TW201635361A TW201635361A (zh) | 2016-10-01 |
| TWI695421B true TWI695421B (zh) | 2020-06-01 |
Family
ID=56359712
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| TW104143856A TWI695421B (zh) | 2014-12-26 | 2015-12-25 | 半導體裝置之製造方法 |
Country Status (2)
| Country | Link |
|---|---|
| JP (1) | JP6482866B2 (OSRAM) |
| TW (1) | TWI695421B (OSRAM) |
Families Citing this family (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP6960459B2 (ja) * | 2017-08-04 | 2021-11-05 | リンテック株式会社 | 半導体装置の製造方法 |
| JP7093630B2 (ja) * | 2017-12-27 | 2022-06-30 | リンテック株式会社 | 離間装置および離間方法 |
| KR102799377B1 (ko) * | 2018-03-07 | 2025-04-22 | 린텍 가부시키가이샤 | 익스팬드 방법, 반도체 장치의 제조 방법, 및 점착 시트 |
| JP7250468B6 (ja) * | 2018-10-12 | 2023-04-25 | 三井化学株式会社 | 電子装置の製造方法および粘着性フィルム |
| JP7334063B2 (ja) * | 2019-05-24 | 2023-08-28 | 株式会社ディスコ | モールドチップの製造方法 |
| JP2021034398A (ja) * | 2019-08-14 | 2021-03-01 | 株式会社ジャパンディスプレイ | 素子移載装置、素子移載方法 |
| KR102351045B1 (ko) * | 2019-12-19 | 2022-01-14 | 한국기계연구원 | 마이크로 소자의 간격 조절 전사방법 |
Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2005243910A (ja) * | 2004-02-26 | 2005-09-08 | Lintec Corp | 半導体チップの製造方法 |
| JP2010199565A (ja) * | 2009-01-27 | 2010-09-09 | Citizen Electronics Co Ltd | 発光ダイオードの製造方法 |
Family Cites Families (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2006203079A (ja) * | 2005-01-21 | 2006-08-03 | Sharp Corp | 半導体装置および半導体装置の製造方法 |
| WO2014002535A1 (ja) * | 2012-06-29 | 2014-01-03 | シャープ株式会社 | 半導体装置の製造方法 |
-
2014
- 2014-12-26 JP JP2014266140A patent/JP6482866B2/ja active Active
-
2015
- 2015-12-25 TW TW104143856A patent/TWI695421B/zh active
Patent Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2005243910A (ja) * | 2004-02-26 | 2005-09-08 | Lintec Corp | 半導体チップの製造方法 |
| JP2010199565A (ja) * | 2009-01-27 | 2010-09-09 | Citizen Electronics Co Ltd | 発光ダイオードの製造方法 |
Also Published As
| Publication number | Publication date |
|---|---|
| TW201635361A (zh) | 2016-10-01 |
| JP2016127116A (ja) | 2016-07-11 |
| JP6482866B2 (ja) | 2019-03-13 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| TWI695421B (zh) | 半導體裝置之製造方法 | |
| TWI676210B (zh) | 半導體裝置之製造方法 | |
| KR101504461B1 (ko) | 반도체 웨이퍼를 개개의 반도체 다이로 개별화하는 방법 | |
| JP6669674B2 (ja) | 粘着シートおよび半導体装置の製造方法 | |
| US8486803B2 (en) | Wafer level packaging method of encapsulating the bottom and side of a semiconductor chip | |
| JP2015504608A (ja) | マイクロ表面実装デバイスパッケージング | |
| JP6983775B2 (ja) | 半導体装置の製造方法 | |
| TWI741197B (zh) | 半導體封裝件及半導體封裝件之製造方法 | |
| JP7317187B2 (ja) | 半導体装置の製造方法 | |
| TWI601218B (zh) | 具有高溫塗層之晶片封裝構造之製造方法 | |
| US9281182B2 (en) | Pre-cut wafer applied underfill film | |
| US20180233470A1 (en) | Handling thin wafer during chip manufacture | |
| JP4725639B2 (ja) | 半導体装置の製造方法 | |
| TWI713849B (zh) | 半導體製程及半導體結構 | |
| JP6438791B2 (ja) | 半導体装置の製造方法 | |
| JP6698647B2 (ja) | 半導体装置の製造方法 | |
| JP2000228465A (ja) | 半導体装置及びその製造方法 | |
| US10643957B2 (en) | Conformal dummy die | |
| JP3494100B2 (ja) | 半導体装置及びその実装方法 | |
| EP3258488A1 (en) | Semiconductor device with protected sidewalls | |
| JP2010147358A (ja) | 半導体装置の製造方法 | |
| JP7065035B2 (ja) | 半導体装置の製造方法 | |
| JP2011171643A (ja) | 半導体装置の製造方法 | |
| WO2012135243A1 (en) | Pre-grooving for wafer applied underfill film | |
| JP2010147356A (ja) | 半導体装置の製造方法 |