TW201622091A - 具有焊線的晶片結構 - Google Patents
具有焊線的晶片結構 Download PDFInfo
- Publication number
- TW201622091A TW201622091A TW103142590A TW103142590A TW201622091A TW 201622091 A TW201622091 A TW 201622091A TW 103142590 A TW103142590 A TW 103142590A TW 103142590 A TW103142590 A TW 103142590A TW 201622091 A TW201622091 A TW 201622091A
- Authority
- TW
- Taiwan
- Prior art keywords
- metal layer
- wafer
- copper
- alloy
- wire
- Prior art date
Links
- 229910052751 metal Inorganic materials 0.000 claims abstract description 112
- 239000002184 metal Substances 0.000 claims abstract description 112
- 239000000463 material Substances 0.000 claims abstract description 45
- 229910052802 copper Inorganic materials 0.000 claims abstract description 36
- 239000010949 copper Substances 0.000 claims abstract description 36
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 claims abstract description 34
- 229910000881 Cu alloy Inorganic materials 0.000 claims abstract description 32
- 229910052782 aluminium Inorganic materials 0.000 claims abstract description 25
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 claims abstract description 25
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 claims abstract description 24
- KDLHZDBZIXYQEI-UHFFFAOYSA-N Palladium Chemical compound [Pd] KDLHZDBZIXYQEI-UHFFFAOYSA-N 0.000 claims abstract description 18
- 229910000838 Al alloy Inorganic materials 0.000 claims abstract description 16
- 229910052759 nickel Inorganic materials 0.000 claims abstract description 12
- 229910000990 Ni alloy Inorganic materials 0.000 claims abstract description 10
- 229910001252 Pd alloy Inorganic materials 0.000 claims abstract description 9
- 229910052763 palladium Inorganic materials 0.000 claims abstract description 9
- 238000000034 method Methods 0.000 claims description 10
- 239000004065 semiconductor Substances 0.000 claims description 5
- 235000012431 wafers Nutrition 0.000 description 44
- 239000000758 substrate Substances 0.000 description 7
- 238000006243 chemical reaction Methods 0.000 description 5
- 238000005219 brazing Methods 0.000 description 4
- 238000003466 welding Methods 0.000 description 4
- 229910045601 alloy Inorganic materials 0.000 description 3
- 239000000956 alloy Substances 0.000 description 3
- 238000005516 engineering process Methods 0.000 description 3
- 230000007547 defect Effects 0.000 description 2
- KZNMRPQBBZBTSW-UHFFFAOYSA-N [Au]=O Chemical compound [Au]=O KZNMRPQBBZBTSW-UHFFFAOYSA-N 0.000 description 1
- 230000032683 aging Effects 0.000 description 1
- 230000004888 barrier function Effects 0.000 description 1
- 239000000919 ceramic Substances 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- 230000018109 developmental process Effects 0.000 description 1
- 238000009792 diffusion process Methods 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 229910001922 gold oxide Inorganic materials 0.000 description 1
- 229910000765 intermetallic Inorganic materials 0.000 description 1
- 238000002844 melting Methods 0.000 description 1
- 230000008018 melting Effects 0.000 description 1
- 238000011160 research Methods 0.000 description 1
- 238000012827 research and development Methods 0.000 description 1
- 230000035882 stress Effects 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/07—Structure, shape, material or disposition of the bonding areas after the connecting process
- H01L24/08—Structure, shape, material or disposition of the bonding areas after the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/0212—Auxiliary members for bonding areas, e.g. spacers
- H01L2224/02122—Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body
- H01L2224/02163—Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body on the bonding area
- H01L2224/02165—Reinforcing structures
- H01L2224/02166—Collar structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/04042—Bonding areas specifically adapted for wire connectors, e.g. wirebond pads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05075—Plural internal layers
- H01L2224/0508—Plural internal layers being stacked
- H01L2224/05082—Two-layer arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05117—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/05124—Aluminium [Al] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05147—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05155—Nickel [Ni] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05575—Plural external layers
- H01L2224/0558—Plural external layers being stacked
- H01L2224/05582—Two-layer coating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05617—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/05624—Aluminium [Al] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05647—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05655—Nickel [Ni] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05663—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/05664—Palladium [Pd] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/4501—Shape
- H01L2224/45012—Cross-sectional shape
- H01L2224/45015—Cross-sectional shape being circular
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45117—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/45124—Aluminium (Al) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/45147—Copper (Cu) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4801—Structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/484—Connecting portions
- H01L2224/48455—Details of wedge bonds
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/484—Connecting portions
- H01L2224/4847—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L24/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L24/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/73—Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1305—Bipolar Junction Transistor [BJT]
- H01L2924/13055—Insulated gate bipolar transistor [IGBT]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1306—Field-effect transistor [FET]
- H01L2924/13091—Metal-Oxide-Semiconductor Field-Effect Transistor [MOSFET]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/20—Parameters
- H01L2924/207—Diameter ranges
- H01L2924/2076—Diameter ranges equal to or larger than 100 microns
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Wire Bonding (AREA)
Abstract
一種晶片結構,包括一晶片、一第一金屬層、一第二金屬層及一焊線。第一金屬層配置於晶片上,第一金屬層的材料包括鎳或鎳合金。第二金屬層配置於第一金屬層上,第二金屬層的材料包括銅、銅合金、鋁、鋁合金、鈀或鈀合金。焊線連接於第二金屬層,焊線的材料包括銅或銅合金。
Description
本發明是有關於一種晶片結構,且特別是有關於一種具有焊線的晶片結構。
由於石油耗盡的危機,汽車節能科技為現階段人類文明發展最重要的目標。隨著人口結構集中於都市,人們每天的乘車通勤時間逐漸增加,且人口的老年化使得行車時間更為拉長,因此著重車體空間、安全與節能的個人電動車正逐漸發展,業界與研究單位皆積極投入此相關技術的研發。
打線接合為車用功率模組的其中一項關鍵技術。以往大多藉由鋁焊線進行車用功率模組之打線接合,但隨著近來車用功率模組的功率大幅增加,業界逐漸嘗試使用熔點較高且導電性較好的銅焊線取代鋁焊線。然而,銅焊線與晶片上的鋁接墊之間的介面在高功率之車用功率模組的高溫工作環境下易產生化學反應生成介金屬化合物,此化學反應導致銅焊線與鋁接墊之間產生孔洞而破壞其接合強度。此外,銅焊線的硬度高於鋁接墊的硬度,這代表在打線過程中銅焊線較不易變形,故須增加打線時的接合
力才能使銅焊線產生足夠變形量而達到良好的接合強度,然此舉可能引發較大的應力集中而破壞硬度較低的鋁接墊或對鋁接墊下方的晶片造成損害。
本發明提供一種晶片結構,其焊線可維持良好的接合強度,且可避免晶片在打線製程中受到損害。
本發明的晶片結構包括一晶片、一第一金屬層、一第二金屬層及一焊線。第一金屬層配置於晶片上,第一金屬層的材質包括鎳或鎳合金。第二金屬層配置於第一金屬層上,第二金屬層的材質包括銅或銅合金。焊線連接於第二金屬層,焊線的材質包括銅或銅合金。
本發明的晶片結構包括一晶片、一第一金屬層、一第二金屬層及一焊線。第一金屬層配置於晶片上,第一金屬層的材質包括鎳或鎳合金。第二金屬層配置於第一金屬層上,第二金屬層的材質包括鋁或鋁合金。焊線連接於第二金屬層,焊線的材質包括銅或銅合金。
本發明的晶片結構包括一晶片、一第一金屬層、一第二金屬層及一焊線。第一金屬層配置於晶片上,第一金屬層的材質包括鎳。第二金屬層配置於第一金屬層上,第二金屬層的材質包括鈀或鈀合金。焊線連接於第二金屬層,焊線的材質包括銅或銅合金。
在本發明的一實施例中,上述的焊線的線徑大於等於102微米。
在本發明的一實施例中,上述的焊線藉由楔型焊(wedge bond)製程而連接於第二金屬層。
在本發明的一實施例中,上述的晶片結構更包含一接墊,配置於晶片與第一金屬層之間,接墊的材質包括鋁或鋁合金或銅或銅合金。
在本發明的一實施例中,上述的晶片為功率半導體。
基於上述,在本發明的晶片結構中,接墊上配置了第一金屬層,第一金屬層的材料為鎳或鎳合金而使第一金屬層具較高硬度,如此可藉由第一金屬層吸收打線時的接合力,以避免接墊及位於接墊下方的晶片在打線製程中受到損害。此外,本發明在第一金屬層上配置了用以與焊線接合的第二金屬層,第二金屬層的材料為銅、銅合金、鋁、鋁合金、鈀或鈀合金而使第二金屬層易於與焊線相接合,如此可避免材料為銅或銅合金之焊線與材料為鋁、鋁合金、銅或銅合金之接墊直接相接合而導致其間的介面在高溫工作環境下因化學反應產生缺陷降低可靠度,故可使焊線維持良好的接合強度。
為讓本發明的上述特徵和優點能更明顯易懂,下文特舉實施例,並配合所附圖式作詳細說明如下。
50‧‧‧基板
100‧‧‧晶片結構
110‧‧‧晶片
120‧‧‧接墊
130‧‧‧第一金屬層
140‧‧‧第二金屬層
150‧‧‧焊線
160‧‧‧接合層
圖1是本發明一實施例的晶片結構的示意圖。
圖2會繪示圖1的晶片結構配置於基板上。
圖1是本發明一實施例的晶片結構的示意圖。請參考圖1,本實施例的晶片結構100包括一晶片110、一第一金屬層130、一第二金屬層140及一焊線150。接墊120配置於晶片110上,第一金屬層130配置於晶片110上,第一金屬層130的材料例如為鎳或鎳合金。第二金屬層140配置於第一金屬層130上,第二金屬層140的材料例如為銅、銅合金、鋁、鋁合金、鈀或鈀合金。焊線150例如藉由楔型焊(wedge bond)製程而連接於第二金屬層140,焊線150的材料例如為銅或銅合金,且焊線150的線徑例如大於102微米以適用於高功率模組裝置。晶片結構100更包括一接墊120,接墊120配置於第一金屬層130與第二金屬層140之間。接墊120的材料例如為鋁、鋁合金、銅或銅合金。
由於配置於接墊120上的第一金屬層130之材料為鎳或鎳合金而使第一金屬層130具較高硬度,故可藉由第一金屬層130吸收打線時的接合力,以避免接墊120或位於接墊120下方的晶片110在打線製程中受到損害。此外,由於配置於第一金屬層130上的第二金屬層140之材料為銅、銅合金、鋁、鋁合金、鈀或鈀合金而使第二金屬層140易於與焊線150相接合,故可避免材料
為銅或銅合金之焊線150與材料為鋁、鋁合金、銅或銅合金之接墊120直接相接合而導致其間的介面在高功率裝置之高溫工作環境下因化學反應產生缺陷降低可靠度,以使焊線150維持良好的接合強度。具體而言,本實施例的晶片結構100藉由上述配置方式可在攝氏-55~125度的溫度循環測試下具有良好的可靠度。
在本實施例中,可將材料為銅的第二金屬層140搭配材料為銅的焊線150、將材料為銅的第二金屬層140搭配材料為銅合金的焊線150、將材料為銅合金的第二金屬層140搭配材料為銅的焊線150、將材料為銅合金的第二金屬層140搭配材料為銅合金的焊線150、將材料為鋁的第二金屬層140搭配材料為銅的焊線150、將材料為鋁的第二金屬層140搭配材料為銅合金的焊線150、將材料為鋁合金的第二金屬層140搭配材料為銅的焊線150、將材料為鋁合金的第二金屬層140搭配材料為銅合金的焊線150、將材料為鈀的第二金屬層140搭配材料為銅的焊線150、將材料為鈀的第二金屬層140搭配材料為銅合金的焊線150、將材料為鈀合金的第二金屬層140搭配材料為銅的焊線150,或將材料為鈀合金的第二金屬層140搭配材料為銅合金的焊線150,本發明不對此加以限制。
在本實施例中,材料為鎳或鎳合金的第一金屬層130除了如上述般藉其較高的硬度來保護其下方的晶片120免於因打線時的接合力而損壞,第一金屬層130亦可視為位於接墊120與第二金屬層140之間的擴散阻絕層(diffusion barrier layer),用以避免
接墊120與第二金屬層140間的金屬相互擴散。
圖2會繪示圖1的晶片結構配置於基板上。圖1所示的晶片結構100例如應用於車用功率模組,其中晶片結構100適於如圖2所示透過接合層160而配置於車用功率模組的基板50上並藉由焊線150電性連接於基板50上的電性接點或其它電子元件,晶片110例如為絕緣閘雙極電晶體(Insulated Gate Bipolar Transistor,IGBT)、二極體(Diodes)、金氧場效應電晶體(MOSFET)或其它種類的功率半導體,基板50例如為覆銅陶瓷基板(Direct Bonded Copper,DBC)或其它種類的陶瓷基板。在其它實施例中,晶片110可為其它形式的晶片且晶片結構100可應用於其它種類的裝置,本發明不對此加以限制。
綜上所述,在本發明的晶片結構中,接墊上配置了第一金屬層,第一金屬層的材料為鎳或鎳合金而使第一金屬層比接墊具較高硬度,如此可藉由第一金屬層吸收打線時的接合力,以避免位於接墊下方的晶片在打線製程中受到損害。此外,本發明在第一金屬層上配置了用以與焊線接合的第二金屬層,第二金屬層的材料為銅、銅合金、鋁、鋁合金、鈀或鈀合金而使第二金屬層易於與焊線相接合,如此可避免材料為銅或銅合金之焊線與材料為鋁、鋁合金、銅或銅合金之接墊直接相接合而導致其間的介面在高溫工作環境下因化學反應產生缺陷降低可靠度,故可使焊線維持良好的接合強度。
雖然本發明已以實施例揭露如上,然其並非用以限定本
發明,任何所屬技術領域中具有通常知識者,在不脫離本發明的精神和範圍內,當可作些許的更動與潤飾,故本發明的保護範圍當視後附的申請專利範圍所界定者為準。
100‧‧‧晶片結構
110‧‧‧晶片
120‧‧‧接墊
130‧‧‧第一金屬層
140‧‧‧第二金屬層
150‧‧‧焊線
Claims (15)
- 一種晶片結構,包括:一晶片;一第一金屬層,配置於該晶片上,該第一金屬層的材料包括鎳或鎳合金;一第二金屬層,配置於該第一金屬層上,該第二金屬層的材料包括銅或銅合金;以及一焊線,連接於該第二金屬層,該焊線的材料包括銅或銅合金。
- 如申請專利範圍第1項所述的晶片結構,其中該焊線的線徑大於102微米。
- 如申請專利範圍第1項所述的晶片結構,其中該焊線藉由楔型焊製程而連接於該第二金屬層。
- 如申請專利範圍第1項所述的晶片結構,更包含一接墊,配置於該晶片與該第一金屬層之間,該接墊的材料包括鋁或鋁合金或銅或銅合金。
- 如申請專利範圍第1項所述的晶片結構,其中該晶片為功率半導體。
- 一種晶片結構,包括:一晶片;一第一金屬層,配置於該晶片上,該第一金屬層的材料包括鎳或鎳合金; 一第二金屬層,配置於該第一金屬層上,該第二金屬層的材料包括鋁或鋁合金;以及一焊線,連接於該第二金屬層,該焊線的材料包括銅或銅合金。
- 如申請專利範圍第6項所述的晶片結構,其中該焊線的線徑大於102微米。
- 如申請專利範圍第6項所述的晶片結構,其中該焊線藉由楔型焊製程而連接於該第二金屬層。
- 如申請專利範圍第6項所述的晶片結構,更包含一接墊,配置於該晶片與該第一金屬層之間,該接墊的材料包括鋁或鋁合金或銅或銅合金。
- 如申請專利範圍第6項所述的晶片結構,其中該晶片為功率半導體。
- 一種晶片結構,包括:一晶片;一第一金屬層,配置於該晶片上,該第一金屬層的材料包括鎳;一第二金屬層,配置於該第一金屬層上,該第二金屬層的材料包括鈀或鈀合金;以及一焊線,連接於該第二金屬層,該焊線的材料包括銅或銅合金。
- 如申請專利範圍第11項所述的晶片結構,其中該焊線的 線徑大於102微米。
- 如申請專利範圍第11項所述的晶片結構,其中該焊線藉由楔型焊製程而連接於該第二金屬層。
- 如申請專利範圍第11項所述的晶片結構,更包含一接墊,配置於該晶片與該第一金屬層之間,該接墊的材料包括鋁或鋁合金或銅或銅合金。
- 如申請專利範圍第11項所述的晶片結構,其中該晶片為功率半導體。
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW103142590A TWI569396B (zh) | 2014-12-08 | 2014-12-08 | 具有焊線的晶片結構 |
CN201510013448.1A CN105845653A (zh) | 2014-12-08 | 2015-01-12 | 具有焊线的芯片结构 |
US14/668,994 US9484315B2 (en) | 2014-12-08 | 2015-03-26 | Chip structure having bonding wire |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW103142590A TWI569396B (zh) | 2014-12-08 | 2014-12-08 | 具有焊線的晶片結構 |
Publications (2)
Publication Number | Publication Date |
---|---|
TW201622091A true TW201622091A (zh) | 2016-06-16 |
TWI569396B TWI569396B (zh) | 2017-02-01 |
Family
ID=56095007
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW103142590A TWI569396B (zh) | 2014-12-08 | 2014-12-08 | 具有焊線的晶片結構 |
Country Status (3)
Country | Link |
---|---|
US (1) | US9484315B2 (zh) |
CN (1) | CN105845653A (zh) |
TW (1) | TWI569396B (zh) |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN111106084B (zh) * | 2018-10-25 | 2021-08-10 | 株洲中车时代半导体有限公司 | 用于引线键合的衬底金属层结构及功率半导体器件 |
CN116384324B (zh) * | 2023-06-05 | 2023-10-31 | 湖南大学 | 功率模块及其键合线材质确定方法 |
Family Cites Families (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4176443A (en) * | 1977-03-08 | 1979-12-04 | Sgs-Ates Componenti Elettronici S.P.A. | Method of connecting semiconductor structure to external circuits |
JPS63148646A (ja) * | 1986-12-12 | 1988-06-21 | Toshiba Corp | 半導体装置 |
JPH03233972A (ja) * | 1990-02-08 | 1991-10-17 | Matsushita Electron Corp | 半導体装置用電極およびその製造方法 |
TW200709359A (en) * | 2005-08-31 | 2007-03-01 | Advanced Semiconductor Eng | Wafer structure |
US8164176B2 (en) * | 2006-10-20 | 2012-04-24 | Infineon Technologies Ag | Semiconductor module arrangement |
CN101872754B (zh) | 2009-04-21 | 2012-05-16 | 日月光半导体制造股份有限公司 | 焊线接合结构、强化焊线接合的方法及半导体封装构造的制造方法 |
JP5497392B2 (ja) | 2009-09-25 | 2014-05-21 | ルネサスエレクトロニクス株式会社 | 半導体装置 |
US8748305B2 (en) | 2009-11-17 | 2014-06-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Pad structure for semiconductor devices |
US8476764B2 (en) | 2011-09-18 | 2013-07-02 | Nanya Technology Corp. | Bonding pad structure for semiconductor devices |
KR101998340B1 (ko) * | 2012-07-18 | 2019-07-09 | 삼성전자주식회사 | 전력 소자 모듈 및 그 제조 방법 |
JP6100569B2 (ja) * | 2013-03-21 | 2017-03-22 | ルネサスエレクトロニクス株式会社 | 半導体装置およびその製造方法 |
-
2014
- 2014-12-08 TW TW103142590A patent/TWI569396B/zh active
-
2015
- 2015-01-12 CN CN201510013448.1A patent/CN105845653A/zh active Pending
- 2015-03-26 US US14/668,994 patent/US9484315B2/en active Active
Also Published As
Publication number | Publication date |
---|---|
TWI569396B (zh) | 2017-02-01 |
CN105845653A (zh) | 2016-08-10 |
US9484315B2 (en) | 2016-11-01 |
US20160163665A1 (en) | 2016-06-09 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP6632686B2 (ja) | 半導体装置および半導体装置の製造方法 | |
US8736052B2 (en) | Semiconductor device including diffusion soldered layer on sintered silver layer | |
US9177934B2 (en) | Connection arrangement of an electric and/or electronic component | |
JP6239214B1 (ja) | 電力用半導体装置およびその製造方法 | |
WO2013018504A1 (ja) | 半導体装置とその製造方法 | |
JP2017005165A (ja) | 半導体装置 | |
JP2018137283A (ja) | 半導体装置 | |
JPWO2016031020A1 (ja) | 半導体装置 | |
TWI569396B (zh) | 具有焊線的晶片結構 | |
JP2015153922A (ja) | 電力用半導体装置 | |
TW201349368A (zh) | 半導體裝置及其製造方法 | |
WO2020136810A1 (ja) | 半導体装置、半導体装置の製造方法及び電力変換装置 | |
JP2014107489A (ja) | 半導体装置 | |
JP5978589B2 (ja) | パワー半導体装置の製造方法 | |
JP2011061105A (ja) | 接続構造、パワーモジュール及びその製造方法 | |
JP5840102B2 (ja) | 電力用半導体装置 | |
TWI718250B (zh) | 封裝結構 | |
JP7391957B2 (ja) | 半導体装置 | |
JP2015026667A (ja) | 半導体モジュール | |
JP2007150342A (ja) | 半導体装置およびその製造方法 | |
JP5884625B2 (ja) | 半導体デバイス | |
CN111834238A (zh) | 一种采用凸块与倒装的大功率半导体器件封装方法 | |
JP2013008758A (ja) | 半導体装置の製造方法 | |
TW200924125A (en) | Semiconductor package and heat slug thereof | |
Chen et al. | Investigation of various pad structure influence for copper wire bondability |