MXPA02000553A - Circuito de tres estados para condiciones de encendido. - Google Patents
Circuito de tres estados para condiciones de encendido.Info
- Publication number
- MXPA02000553A MXPA02000553A MXPA02000553A MXPA02000553A MXPA02000553A MX PA02000553 A MXPA02000553 A MX PA02000553A MX PA02000553 A MXPA02000553 A MX PA02000553A MX PA02000553 A MXPA02000553 A MX PA02000553A MX PA02000553 A MXPA02000553 A MX PA02000553A
- Authority
- MX
- Mexico
- Prior art keywords
- circuit
- state
- control circuit
- buffer
- control
- Prior art date
Links
- 230000004044 response Effects 0.000 claims description 10
- 239000003990 capacitor Substances 0.000 claims description 8
- 238000004590 computer program Methods 0.000 description 4
- 238000010586 diagram Methods 0.000 description 3
- 230000008859 change Effects 0.000 description 2
- 230000006870 function Effects 0.000 description 2
- 238000000034 method Methods 0.000 description 2
- 230000008569 process Effects 0.000 description 2
- 230000006978 adaptation Effects 0.000 description 1
- 230000008901 benefit Effects 0.000 description 1
- 230000005540 biological transmission Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000007704 transition Effects 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/08—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices
- H03K19/094—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices using field-effect transistors
- H03K19/09425—Multistate logic
- H03K19/09429—Multistate logic one of the states being the high impedance or floating state
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/22—Modifications for ensuring a predetermined initial state when the supply voltage has been applied
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/0175—Coupling arrangements; Interface arrangements
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/08—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices
- H03K19/082—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices using bipolar transistors
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/08—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices
- H03K19/082—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using semiconductor devices using bipolar transistors
- H03K19/0823—Multistate logic
- H03K19/0826—Multistate logic one of the states being the high impedance or floating state
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Computing Systems (AREA)
- General Engineering & Computer Science (AREA)
- Mathematical Physics (AREA)
- Power Engineering (AREA)
- Logic Circuits (AREA)
- Television Receiver Circuits (AREA)
- Electronic Switches (AREA)
- Dc-Dc Converters (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US14442299P | 1999-07-16 | 1999-07-16 | |
| PCT/US2000/019258 WO2001006655A1 (en) | 1999-07-16 | 2000-07-14 | Tristate circuit for power up conditions |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| MXPA02000553A true MXPA02000553A (es) | 2002-07-02 |
Family
ID=22508525
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| MXPA02000553A MXPA02000553A (es) | 1999-07-16 | 2000-07-14 | Circuito de tres estados para condiciones de encendido. |
Country Status (8)
| Country | Link |
|---|---|
| EP (1) | EP1196995B1 (enExample) |
| JP (1) | JP4891504B2 (enExample) |
| KR (1) | KR100727570B1 (enExample) |
| CN (1) | CN1218486C (enExample) |
| AU (1) | AU6214700A (enExample) |
| DE (1) | DE60006967T2 (enExample) |
| MX (1) | MXPA02000553A (enExample) |
| WO (1) | WO2001006655A1 (enExample) |
Families Citing this family (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN103746681B (zh) * | 2013-12-24 | 2017-06-30 | 北京时代民芯科技有限公司 | 一种cmos器件电源上下电输出三态控制电路 |
| US10345832B1 (en) * | 2018-05-14 | 2019-07-09 | Asm Ip Holding B.V. | Insulation system and substrate processing apparatus |
Family Cites Families (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5915208B2 (ja) * | 1978-06-06 | 1984-04-07 | 日本電信電話株式会社 | パワ−・オン・リセツト回路 |
| US4210829A (en) * | 1978-10-02 | 1980-07-01 | National Semiconductor Corporation | Power up circuit with high noise immunity |
| JPS60116223A (ja) * | 1983-11-28 | 1985-06-22 | Hitachi Ltd | ドライステ−トゲ−トの保護回路 |
| US4871926A (en) * | 1988-09-06 | 1989-10-03 | Motorola, Inc. | Low power, three state power up circuit |
| JPH05184066A (ja) * | 1992-01-07 | 1993-07-23 | Mitsubishi Electric Corp | 出力ドライブ回路 |
| JP2803448B2 (ja) * | 1992-04-02 | 1998-09-24 | 日本電気株式会社 | 出力回路 |
| JPH0675668A (ja) * | 1992-08-25 | 1994-03-18 | Nec Corp | 出力回路 |
| JP3287248B2 (ja) * | 1996-12-20 | 2002-06-04 | 富士通株式会社 | 半導体集積回路 |
| JP3779486B2 (ja) * | 1999-03-23 | 2006-05-31 | 株式会社東芝 | 半導体集積回路 |
-
2000
- 2000-07-14 AU AU62147/00A patent/AU6214700A/en not_active Abandoned
- 2000-07-14 WO PCT/US2000/019258 patent/WO2001006655A1/en not_active Ceased
- 2000-07-14 EP EP00948677A patent/EP1196995B1/en not_active Expired - Lifetime
- 2000-07-14 KR KR1020027000030A patent/KR100727570B1/ko not_active Expired - Lifetime
- 2000-07-14 JP JP2001510991A patent/JP4891504B2/ja not_active Expired - Lifetime
- 2000-07-14 MX MXPA02000553A patent/MXPA02000553A/es active IP Right Grant
- 2000-07-14 CN CN008103992A patent/CN1218486C/zh not_active Expired - Lifetime
- 2000-07-14 DE DE60006967T patent/DE60006967T2/de not_active Expired - Lifetime
Also Published As
| Publication number | Publication date |
|---|---|
| DE60006967T2 (de) | 2004-10-21 |
| CN1361944A (zh) | 2002-07-31 |
| WO2001006655A1 (en) | 2001-01-25 |
| KR100727570B1 (ko) | 2007-06-14 |
| EP1196995B1 (en) | 2003-12-03 |
| JP2003533903A (ja) | 2003-11-11 |
| DE60006967D1 (de) | 2004-01-15 |
| AU6214700A (en) | 2001-02-05 |
| KR20020027460A (ko) | 2002-04-13 |
| JP4891504B2 (ja) | 2012-03-07 |
| EP1196995A1 (en) | 2002-04-17 |
| CN1218486C (zh) | 2005-09-07 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6040712A (en) | Apparatus and method for protecting a circuit during a hot socket condition | |
| US5598110A (en) | Detector circuit for use with tri-state logic devices | |
| KR20010016704A (ko) | 디지털 티브이(Digital TV)의 입력신호 선택장치 | |
| US6727721B2 (en) | Method for switching from a first operating condition of an integrated circuit to a second operating condition of the integrated circuit | |
| MXPA02000553A (es) | Circuito de tres estados para condiciones de encendido. | |
| US6414523B1 (en) | Pull-up method and apparatus for a universal serial bus output driver | |
| JP2005522150A (ja) | デジタル・ビジュアル・インタフェースレシーバ集積回路の電源オンの検出 | |
| US6686770B1 (en) | Tristate circuit for power up conditions | |
| JP3190710B2 (ja) | 半導体集積回路 | |
| US6553499B1 (en) | Low power circuit for waking from a sleep mode by using a remote power-on signal | |
| JP2789792B2 (ja) | パルス出力回路 | |
| US7096168B2 (en) | Circuit configuration for simulating the input or output load of an analog circuit | |
| EP0340720A2 (en) | Interface circuit | |
| CN222736135U (zh) | 脉冲发生电路 | |
| CN114825907B (zh) | 一种耐压保护偏置电路和芯片供电电路 | |
| JPS6122345Y2 (enExample) | ||
| KR940002645B1 (ko) | 다기능 가전제품의 전원공급장치 | |
| CN101179261A (zh) | 突波电流抑制电路及使用其的音频产品 | |
| US20060261848A1 (en) | Tristate startup operating mode setting device | |
| CN110034752B (zh) | 洁面仪和洁面仪控制方法 | |
| KR100259975B1 (ko) | 리모트 콘트롤러 | |
| KR930003445Y1 (ko) | 모드절환작동 안정화회로 | |
| KR100446276B1 (ko) | 펄스 신호 발생기 | |
| JP3116706B2 (ja) | トリガ入力回路 | |
| KR100294211B1 (ko) | 집적회로간 버스 스톱 모드에 의한 시스템 조정 장치 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| FG | Grant or registration |