JP4331641B2 - 等化回路を有する受信回路 - Google Patents
等化回路を有する受信回路 Download PDFInfo
- Publication number
- JP4331641B2 JP4331641B2 JP2004115590A JP2004115590A JP4331641B2 JP 4331641 B2 JP4331641 B2 JP 4331641B2 JP 2004115590 A JP2004115590 A JP 2004115590A JP 2004115590 A JP2004115590 A JP 2004115590A JP 4331641 B2 JP4331641 B2 JP 4331641B2
- Authority
- JP
- Japan
- Prior art keywords
- circuit
- data
- equalization
- timing
- intersymbol interference
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L25/00—Baseband systems
- H04L25/02—Details ; arrangements for supplying electrical power along data transmission lines
- H04L25/03—Shaping networks in transmitter or receiver, e.g. adaptive shaping networks
- H04L25/03006—Arrangements for removing intersymbol interference
- H04L25/03178—Arrangements involving sequence estimation techniques
- H04L25/03248—Arrangements for operating in conjunction with other apparatus
- H04L25/0328—Arrangements for operating in conjunction with other apparatus with interference cancellation circuitry
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L25/00—Baseband systems
- H04L25/02—Details ; arrangements for supplying electrical power along data transmission lines
- H04L25/03—Shaping networks in transmitter or receiver, e.g. adaptive shaping networks
- H04L25/03006—Arrangements for removing intersymbol interference
- H04L25/03012—Arrangements for removing intersymbol interference operating in the time domain
- H04L25/03019—Arrangements for removing intersymbol interference operating in the time domain adaptive, i.e. capable of adjustment during data reception
- H04L25/03038—Arrangements for removing intersymbol interference operating in the time domain adaptive, i.e. capable of adjustment during data reception with a non-recursive structure
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Cable Transmission Systems, Equalization Of Radio And Reduction Of Echo (AREA)
- Dc Digital Transmission (AREA)
Priority Applications (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2004115590A JP4331641B2 (ja) | 2004-04-09 | 2004-04-09 | 等化回路を有する受信回路 |
| EP05250584A EP1585279A3 (de) | 2004-04-09 | 2005-02-03 | Empfängerschaltkreis mit Entzerrer |
| US11/050,175 US7508892B2 (en) | 2004-04-09 | 2005-02-04 | Receiver circuit comprising equalizer |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2004115590A JP4331641B2 (ja) | 2004-04-09 | 2004-04-09 | 等化回路を有する受信回路 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JP2005303607A JP2005303607A (ja) | 2005-10-27 |
| JP4331641B2 true JP4331641B2 (ja) | 2009-09-16 |
Family
ID=34909543
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2004115590A Expired - Fee Related JP4331641B2 (ja) | 2004-04-09 | 2004-04-09 | 等化回路を有する受信回路 |
Country Status (3)
| Country | Link |
|---|---|
| US (1) | US7508892B2 (de) |
| EP (1) | EP1585279A3 (de) |
| JP (1) | JP4331641B2 (de) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11137793B2 (en) | 2019-09-18 | 2021-10-05 | Kioxia Corporation | Semiconductor integrated circuit, receiver device, and method for controlling semiconductor integrated circuit |
Families Citing this family (78)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7639736B2 (en) | 2004-05-21 | 2009-12-29 | Rambus Inc. | Adaptive receive-side equalization |
| TWI265700B (en) * | 2004-05-27 | 2006-11-01 | Samsung Electronics Co Ltd | Decision feedback equalization input buffer |
| KR20070012972A (ko) * | 2005-07-25 | 2007-01-30 | 삼성전자주식회사 | 표시 장치, 그 구동 장치 및 방법 |
| US7817712B2 (en) * | 2006-05-30 | 2010-10-19 | Fujitsu Limited | System and method for independently adjusting multiple compensations applied to a signal |
| US7760798B2 (en) | 2006-05-30 | 2010-07-20 | Fujitsu Limited | System and method for adjusting compensation applied to a signal |
| US7817757B2 (en) * | 2006-05-30 | 2010-10-19 | Fujitsu Limited | System and method for independently adjusting multiple offset compensations applied to a signal |
| US7804894B2 (en) | 2006-05-30 | 2010-09-28 | Fujitsu Limited | System and method for the adjustment of compensation applied to a signal using filter patterns |
| US7804921B2 (en) | 2006-05-30 | 2010-09-28 | Fujitsu Limited | System and method for decoupling multiple control loops |
| US7801208B2 (en) * | 2006-05-30 | 2010-09-21 | Fujitsu Limited | System and method for adjusting compensation applied to a signal using filter patterns |
| US7787534B2 (en) * | 2006-05-30 | 2010-08-31 | Fujitsu Limited | System and method for adjusting offset compensation applied to a signal |
| US7848470B2 (en) * | 2006-05-30 | 2010-12-07 | Fujitsu Limited | System and method for asymmetrically adjusting compensation applied to a signal |
| US7764757B2 (en) * | 2006-05-30 | 2010-07-27 | Fujitsu Limited | System and method for the adjustment of offset compensation applied to a signal |
| US7839958B2 (en) * | 2006-05-30 | 2010-11-23 | Fujitsu Limited | System and method for the adjustment of compensation applied to a signal |
| US7839955B2 (en) * | 2006-05-30 | 2010-11-23 | Fujitsu Limited | System and method for the non-linear adjustment of compensation applied to a signal |
| US7920621B2 (en) * | 2006-09-14 | 2011-04-05 | Altera Corporation | Digital adaptation circuitry and methods for programmable logic devices |
| JP4764814B2 (ja) * | 2006-12-28 | 2011-09-07 | 株式会社日立製作所 | 波形等化係数調整方法および回路、レシーバ回路、ならびに伝送装置 |
| WO2008105070A1 (ja) * | 2007-02-27 | 2008-09-04 | Fujitsu Limited | 適応等化回路 |
| WO2008114318A1 (ja) | 2007-03-19 | 2008-09-25 | Fujitsu Limited | 受信回路 |
| KR101021205B1 (ko) | 2007-03-27 | 2011-03-11 | 후지쯔 가부시끼가이샤 | 이퀄라이저 특성 최적화 방법, 전송 시스템, 통신 장치, 및 프로그램을 기록한 컴퓨터 판독 가능한 기록 매체 |
| US7916780B2 (en) * | 2007-04-09 | 2011-03-29 | Synerchip Co. Ltd | Adaptive equalizer for use with clock and data recovery circuit of serial communication link |
| JP5485500B2 (ja) * | 2007-04-20 | 2014-05-07 | テクトロニクス・インコーポレイテッド | デジタル信号分析装置及び方法 |
| JP2008301337A (ja) | 2007-06-01 | 2008-12-11 | Nec Electronics Corp | 入出力回路 |
| US7900098B2 (en) * | 2008-04-01 | 2011-03-01 | Intel Corporation | Receiver for recovering and retiming electromagnetically coupled data |
| US8213494B2 (en) * | 2008-06-20 | 2012-07-03 | Fujitsu Limited | Sign-based general zero-forcing adaptive equalizer control |
| US8270464B2 (en) * | 2008-06-20 | 2012-09-18 | Fujitsu Limited | Decision feedback equalizer (DFE) |
| US8098724B2 (en) * | 2008-10-02 | 2012-01-17 | Altera Corporation | Automatic calibration in high-speed serial interface receiver circuitry |
| JP5259333B2 (ja) * | 2008-10-16 | 2013-08-07 | アラクサラネットワークス株式会社 | 波形等化量調整方法、波形等化量調整回路、半導体装置および情報ネットワーク装置 |
| JP5779850B2 (ja) * | 2010-08-19 | 2015-09-16 | ソニー株式会社 | 信号伝送装置、電子機器、及び、信号伝送方法 |
| US8831073B2 (en) | 2009-08-31 | 2014-09-09 | Sony Corporation | Wireless transmission system, wireless communication device, and wireless communication method |
| JP5672684B2 (ja) * | 2009-09-29 | 2015-02-18 | ソニー株式会社 | 無線伝送システム、無線通信装置、無線伝送方法 |
| WO2011025027A1 (ja) * | 2009-08-31 | 2011-03-03 | ソニー株式会社 | 信号伝送装置、電子機器、及び、信号伝送方法 |
| JP5672683B2 (ja) * | 2009-09-29 | 2015-02-18 | ソニー株式会社 | 無線伝送システム、無線通信装置 |
| JP5585092B2 (ja) * | 2009-10-22 | 2014-09-10 | ソニー株式会社 | 無線伝送システム、無線通信装置 |
| US8451883B1 (en) * | 2009-12-03 | 2013-05-28 | Altera Corporation | On-chip full eye viewer architecture |
| JP5495316B2 (ja) * | 2010-03-31 | 2014-05-21 | Necネットワーク・センサ株式会社 | Pcm信号復調回路、該復調回路に用いられるpcm信号復調方法及びpcm信号復調プログラム |
| US9923711B2 (en) | 2010-04-30 | 2018-03-20 | Rambus Inc. | Low power edge and data sampling |
| JP5499906B2 (ja) * | 2010-05-28 | 2014-05-21 | 富士通株式会社 | 受信装置 |
| JP5700546B2 (ja) * | 2010-06-03 | 2015-04-15 | 富士通株式会社 | 受信装置および受信方法 |
| CN102834867A (zh) * | 2010-06-08 | 2012-12-19 | 拉姆伯斯公司 | 集成电路设备时序校准 |
| US8680937B2 (en) | 2010-11-17 | 2014-03-25 | Freescale Semiconductor, Inc. | Differential equalizers with source degeneration and feedback circuits |
| US8532240B2 (en) * | 2011-01-03 | 2013-09-10 | Lsi Corporation | Decoupling sampling clock and error clock in a data eye |
| US8995520B2 (en) * | 2011-02-14 | 2015-03-31 | Fujitsu Limited | Analog continuous-time phase equalizer for data transmission |
| US8548108B2 (en) * | 2011-02-14 | 2013-10-01 | Fujitsu Limited | Adaptive phase equalizer |
| SG186504A1 (en) * | 2011-06-10 | 2013-01-30 | Tyco Electronics Singapore Pte Ltd | Cross talk reduction for a high speed electrical connector |
| US8599913B1 (en) * | 2011-08-01 | 2013-12-03 | Pmc-Sierra Us, Inc. | Data regeneration apparatus and method for PCI express |
| KR101931223B1 (ko) * | 2011-12-29 | 2018-12-21 | 에스케이하이닉스 주식회사 | 데이터 이퀄라이징 회로 및 데이터 이퀄라이징 방법 |
| KR101856661B1 (ko) * | 2011-12-29 | 2018-06-26 | 에스케이하이닉스 주식회사 | 데이터 이퀄라이징 회로 및 데이터 이퀄라이징 방법 |
| US8744012B1 (en) | 2012-02-08 | 2014-06-03 | Altera Corporation | On-chip eye viewer architecture for highspeed transceivers |
| JP5936926B2 (ja) * | 2012-06-07 | 2016-06-22 | ルネサスエレクトロニクス株式会社 | 受信回路及びクロックリカバリ回路並びに通信システム |
| US9092353B1 (en) | 2013-01-29 | 2015-07-28 | Pmc-Sierra Us, Inc. | Apparatus and method based on LDPC codes for adjusting a correctable raw bit error rate limit in a memory system |
| US10230396B1 (en) | 2013-03-05 | 2019-03-12 | Microsemi Solutions (Us), Inc. | Method and apparatus for layer-specific LDPC decoding |
| US9813080B1 (en) | 2013-03-05 | 2017-11-07 | Microsemi Solutions (U.S.), Inc. | Layer specific LDPC decoder |
| US9397701B1 (en) | 2013-03-11 | 2016-07-19 | Microsemi Storage Solutions (Us), Inc. | System and method for lifetime specific LDPC decoding |
| US9450610B1 (en) | 2013-03-15 | 2016-09-20 | Microsemi Storage Solutions (Us), Inc. | High quality log likelihood ratios determined using two-index look-up table |
| US9590656B2 (en) | 2013-03-15 | 2017-03-07 | Microsemi Storage Solutions (Us), Inc. | System and method for higher quality log likelihood ratios in LDPC decoding |
| US9454414B2 (en) | 2013-03-15 | 2016-09-27 | Microsemi Storage Solutions (Us), Inc. | System and method for accumulating soft information in LDPC decoding |
| JP6262066B2 (ja) | 2014-04-24 | 2018-01-17 | 株式会社東芝 | 受信回路及び通信システム |
| US9417804B2 (en) | 2014-07-07 | 2016-08-16 | Microsemi Storage Solutions (Us), Inc. | System and method for memory block pool wear leveling |
| US9231751B1 (en) * | 2014-09-18 | 2016-01-05 | Realtek Semiconductor Corporation | Clock-data recovery circuit and method thereof |
| JP6447142B2 (ja) * | 2015-01-06 | 2019-01-09 | 富士通株式会社 | 受信回路、受信装置および受信方法 |
| US10332613B1 (en) | 2015-05-18 | 2019-06-25 | Microsemi Solutions (Us), Inc. | Nonvolatile memory system with retention monitor |
| US9799405B1 (en) | 2015-07-29 | 2017-10-24 | Ip Gem Group, Llc | Nonvolatile memory system with read circuit for performing reads using threshold voltage shift read instruction |
| TWI580215B (zh) * | 2015-07-31 | 2017-04-21 | 群聯電子股份有限公司 | 訊號調變方法、可適性等化器及記憶體儲存裝置 |
| US9886214B2 (en) | 2015-12-11 | 2018-02-06 | Ip Gem Group, Llc | Nonvolatile memory system with erase suspend circuit and method for erase suspend management |
| US9892794B2 (en) | 2016-01-04 | 2018-02-13 | Ip Gem Group, Llc | Method and apparatus with program suspend using test mode |
| US9899092B2 (en) | 2016-01-27 | 2018-02-20 | Ip Gem Group, Llc | Nonvolatile memory system with program step manager and method for program step management |
| WO2017131708A1 (en) | 2016-01-28 | 2017-08-03 | Hewlett Packard Enterprise Development Lp | Phase delay difference-based channel compensation |
| US10291263B2 (en) | 2016-07-28 | 2019-05-14 | Ip Gem Group, Llc | Auto-learning log likelihood ratio |
| US10157677B2 (en) | 2016-07-28 | 2018-12-18 | Ip Gem Group, Llc | Background reference positioning and local reference positioning using threshold voltage shift read |
| US10236915B2 (en) | 2016-07-29 | 2019-03-19 | Microsemi Solutions (U.S.), Inc. | Variable T BCH encoding |
| EP4032238A4 (de) | 2019-09-19 | 2023-09-20 | MACOM Technology Solutions Holdings, Inc. | Verwendung einer isi- oder q-berechnung zur anpassung der entzerrereinstellungen |
| FR3101218B1 (fr) * | 2019-09-23 | 2022-07-01 | Macom Tech Solutions Holdings Inc | Adaptation d’égaliseur sur la base de mesures de dispositif de surveillance de l’œil |
| US11196484B2 (en) | 2019-10-15 | 2021-12-07 | Macom Technology Solutions Holdings, Inc. | Finding the eye center with a low-power eye monitor using a 3-dimensional algorithm |
| US10791009B1 (en) * | 2019-11-13 | 2020-09-29 | Xilinx, Inc. | Continuous time linear equalization (CTLE) adaptation algorithm enabling baud-rate clock data recovery(CDR) locked to center of eye |
| US11575437B2 (en) | 2020-01-10 | 2023-02-07 | Macom Technology Solutions Holdings, Inc. | Optimal equalization partitioning |
| TWI884203B (zh) | 2020-01-10 | 2025-05-21 | 美商Macom技術方案控股公司 | 收發器,用於接收及處理光學信號之方法及光學模組 |
| US12120455B2 (en) * | 2020-03-02 | 2024-10-15 | Lg Electronics Inc. | Signal processing device, and image display device comprising same |
| US11616529B2 (en) | 2021-02-12 | 2023-03-28 | Macom Technology Solutions Holdings, Inc. | Adaptive cable equalizer |
Family Cites Families (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4547888A (en) * | 1982-07-28 | 1985-10-15 | Motorola, Inc. | Recursive adaptive equalizer for SMSK data links |
| JPS6041332A (ja) * | 1983-08-16 | 1985-03-05 | Nec Corp | 伝送路等化回路 |
| US4789994A (en) | 1987-08-12 | 1988-12-06 | American Telephone And Telegraph Company, At&T Bell Laboratories | Adaptive equalizer using precursor error signal for convergence control |
| JP2663820B2 (ja) | 1992-12-28 | 1997-10-15 | 日本電気株式会社 | 判定帰還形等化器 |
| JP3117308B2 (ja) | 1993-01-06 | 2000-12-11 | 株式会社東芝 | ベースバンド信号受信装置 |
| US5517213A (en) * | 1994-09-29 | 1996-05-14 | Thomson Consumer Electronics, Inc. | Process for fast blind equalization of an adaptive equalizer |
| JP3626351B2 (ja) | 1998-07-24 | 2005-03-09 | 松下電器産業株式会社 | 受信装置及びサンプリング方法 |
| JP2001256728A (ja) | 2000-03-10 | 2001-09-21 | Fujitsu Ltd | 半導体装置 |
| US6760371B1 (en) * | 2000-03-22 | 2004-07-06 | The Boeing Company | Method and apparatus implementation of a zero forcing equalizer |
| JP2003045121A (ja) | 2001-08-01 | 2003-02-14 | Sony Corp | 適応型等化回路および該回路を用いた再生装置 |
| JP2003059186A (ja) | 2001-08-10 | 2003-02-28 | Sony Corp | 適応型等化回路および該回路を用いた再生装置 |
-
2004
- 2004-04-09 JP JP2004115590A patent/JP4331641B2/ja not_active Expired - Fee Related
-
2005
- 2005-02-03 EP EP05250584A patent/EP1585279A3/de not_active Withdrawn
- 2005-02-04 US US11/050,175 patent/US7508892B2/en not_active Expired - Fee Related
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11137793B2 (en) | 2019-09-18 | 2021-10-05 | Kioxia Corporation | Semiconductor integrated circuit, receiver device, and method for controlling semiconductor integrated circuit |
Also Published As
| Publication number | Publication date |
|---|---|
| US7508892B2 (en) | 2009-03-24 |
| JP2005303607A (ja) | 2005-10-27 |
| US20050226355A1 (en) | 2005-10-13 |
| EP1585279A2 (de) | 2005-10-12 |
| EP1585279A3 (de) | 2008-08-27 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP4331641B2 (ja) | 等化回路を有する受信回路 | |
| EP2241050B1 (de) | Empfänger mit verbesserter takt- und daten-rückgewinnung | |
| US10742458B2 (en) | Equalizer circuit and control method of equalizer circuit | |
| US8548110B2 (en) | Receiver with clock recovery circuit and adaptive sample and equalizer timing | |
| US20120044983A1 (en) | Channel Equalization Using Application Specific Digital Signal Processing In High-Speed Digital Transmission Systems | |
| US20070195874A1 (en) | Method and apparatus for generating one or more clock signals for a decision-feedback equalizer using DFE detected data | |
| JP5510297B2 (ja) | 受信回路 | |
| US8102910B2 (en) | Re-adaption of equalizer parameter to center a sample point in a baud-rate clock and data recovery receiver | |
| JP2003078575A (ja) | 受信波形整形機能を有する光受信装置 | |
| CN106685631A (zh) | 时脉数据回复装置 | |
| KR20210142336A (ko) | 클럭 및 데이터 복구 회로 및 이를 구비하는 수신 장치 | |
| US7599461B2 (en) | Method and apparatus for generating one or more clock signals for a decision-feedback equalizer using DFE detected data in the presence of an adverse pattern | |
| JPWO2008105070A1 (ja) | 適応等化回路 | |
| JP2019033476A (ja) | イコライザ回路及びイコライザ回路の制御方法 | |
| KR102032370B1 (ko) | 데이터 리커버리 회로 및 이를 이용한 적응적 이퀄라이제이션 계수 조절 방법 | |
| US9300498B2 (en) | Decision-feedback analyzer and methods for operating the same | |
| JP2014033347A (ja) | アダプティブイコライザ、イコライザ調整方法、それを用いた半導体装置および情報ネットワーク装置 | |
| JP5423793B2 (ja) | 等化装置、等化方法及びプログラム | |
| JP2012217081A (ja) | 適応型受信システム、適応型送受信システム及び複数チャネル送受信システム | |
| KR100430184B1 (ko) | 재생 신호 처리 장치 | |
| JP6447142B2 (ja) | 受信回路、受信装置および受信方法 | |
| KR100650670B1 (ko) | 적응형 아날로그 등화기 및 이를 갖는 디지털 신호 수신기 | |
| WO2012029597A1 (ja) | クロック再生回路およびクロック再生方法 | |
| JP2012039229A (ja) | 受信装置 | |
| JP2020048054A (ja) | 受信装置、通信システム、及びクロック再生方法 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20051125 |
|
| A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20080317 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20080408 |
|
| A521 | Written amendment |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20080609 |
|
| TRDD | Decision of grant or rejection written | ||
| A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20090616 |
|
| A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 |
|
| A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20090618 |
|
| R150 | Certificate of patent or registration of utility model |
Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
| FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20120626 Year of fee payment: 3 |
|
| FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20120626 Year of fee payment: 3 |
|
| FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20130626 Year of fee payment: 4 |
|
| FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20130626 Year of fee payment: 4 |
|
| LAPS | Cancellation because of no payment of annual fees |