JP3889954B2 - 半導体装置 - Google Patents
半導体装置 Download PDFInfo
- Publication number
- JP3889954B2 JP3889954B2 JP2001330949A JP2001330949A JP3889954B2 JP 3889954 B2 JP3889954 B2 JP 3889954B2 JP 2001330949 A JP2001330949 A JP 2001330949A JP 2001330949 A JP2001330949 A JP 2001330949A JP 3889954 B2 JP3889954 B2 JP 3889954B2
- Authority
- JP
- Japan
- Prior art keywords
- power supply
- supply voltage
- output
- circuit
- signal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/4072—Circuits for initialization, powering up or down, clearing memory or presetting
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/20—Memory cell initialisation circuits, e.g. when powering up or down, memory clear, latent image memory
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Logic Circuits (AREA)
- Dram (AREA)
- Static Random-Access Memory (AREA)
- Electronic Switches (AREA)
Priority Applications (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2001330949A JP3889954B2 (ja) | 2001-10-29 | 2001-10-29 | 半導体装置 |
US10/209,906 US6744298B2 (en) | 2001-10-29 | 2002-08-02 | Semiconductor device |
KR10-2002-0046225A KR100493228B1 (ko) | 2001-10-29 | 2002-08-06 | 반도체 장치 |
TW91117652A TW574686B (en) | 2001-10-29 | 2002-08-06 | Semiconductor device |
CNB021282668A CN1249723C (zh) | 2001-10-29 | 2002-08-07 | 半导体装置 |
DE10236187A DE10236187A1 (de) | 2001-10-29 | 2002-08-07 | Halbleitervorrichtung |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2001330949A JP3889954B2 (ja) | 2001-10-29 | 2001-10-29 | 半導体装置 |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP2006248240A Division JP4160088B2 (ja) | 2006-09-13 | 2006-09-13 | 半導体装置 |
Publications (3)
Publication Number | Publication Date |
---|---|
JP2003133941A JP2003133941A (ja) | 2003-05-09 |
JP2003133941A5 JP2003133941A5 (zh) | 2005-06-02 |
JP3889954B2 true JP3889954B2 (ja) | 2007-03-07 |
Family
ID=19146596
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP2001330949A Expired - Fee Related JP3889954B2 (ja) | 2001-10-29 | 2001-10-29 | 半導体装置 |
Country Status (6)
Country | Link |
---|---|
US (1) | US6744298B2 (zh) |
JP (1) | JP3889954B2 (zh) |
KR (1) | KR100493228B1 (zh) |
CN (1) | CN1249723C (zh) |
DE (1) | DE10236187A1 (zh) |
TW (1) | TW574686B (zh) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11264989B1 (en) | 2020-08-07 | 2022-03-01 | Kabushiki Kaisha Toshiba | Semiconductor device |
Families Citing this family (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100541158B1 (ko) * | 2003-05-28 | 2006-01-10 | 주식회사 하이닉스반도체 | 출력 회로 |
US7190206B2 (en) * | 2003-07-22 | 2007-03-13 | Samsung Electronics Co., Ltd. | Interface circuit and signal clamping circuit using level-down shifter |
KR100599216B1 (ko) * | 2005-07-11 | 2006-07-12 | 삼성전자주식회사 | 반도체 메모리 장치의 출력회로 및 데이터 출력방법 |
US7619444B1 (en) * | 2005-12-08 | 2009-11-17 | Nvidia Corporation | Circuit technique to prevent device overstress |
US7541835B1 (en) * | 2005-12-08 | 2009-06-02 | Nvidia Corporation | Circuit technique to achieve power up tristate on a memory bus |
US7522000B2 (en) * | 2006-09-14 | 2009-04-21 | International Business Machines Corporation | Design structure for a serial link output stage differential amplifier |
US7391266B2 (en) * | 2006-09-14 | 2008-06-24 | International Business Machines Corporation | Serial link output stage differential amplifier and method |
JP4987607B2 (ja) * | 2007-07-25 | 2012-07-25 | ルネサスエレクトロニクス株式会社 | レベルシフト回路 |
US7663959B2 (en) * | 2007-11-29 | 2010-02-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Power up/down sequence scheme for memory devices |
KR100945811B1 (ko) * | 2008-08-08 | 2010-03-08 | 주식회사 하이닉스반도체 | 데이터 출력 회로 |
JP5447227B2 (ja) * | 2010-06-29 | 2014-03-19 | セイコーエプソン株式会社 | 回路装置及びシステム |
US8675420B2 (en) | 2011-05-26 | 2014-03-18 | Micron Technology, Inc. | Devices and systems including enabling circuits |
JP6134536B2 (ja) * | 2012-02-28 | 2017-05-24 | 株式会社メガチップス | 出力装置 |
CN108476182B (zh) * | 2016-01-22 | 2021-03-05 | 索尼公司 | 发送装置、发送方法和通信系统 |
US10191086B2 (en) * | 2016-03-24 | 2019-01-29 | Apple Inc. | Power detection circuit |
US10812138B2 (en) | 2018-08-20 | 2020-10-20 | Rambus Inc. | Pseudo-differential signaling for modified single-ended interface |
JP2021082887A (ja) * | 2019-11-15 | 2021-05-27 | 富士電機株式会社 | スイッチング制御回路 |
TWI730822B (zh) * | 2020-06-22 | 2021-06-11 | 瑞昱半導體股份有限公司 | 應用在多個電源域的電路 |
Family Cites Families (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5891680A (ja) * | 1981-11-26 | 1983-05-31 | Fujitsu Ltd | 半導体装置 |
JP2982196B2 (ja) * | 1990-02-06 | 1999-11-22 | 日本電気株式会社 | 異電源インターフェース回路 |
JP3181640B2 (ja) * | 1991-09-24 | 2001-07-03 | 三星電子株式会社 | データ出力バッファ |
KR100211758B1 (ko) * | 1995-08-18 | 1999-08-02 | 윤종용 | 멀티 파워를 사용하는 데이터 출력버퍼 |
KR100223744B1 (ko) * | 1995-12-29 | 1999-10-15 | 김영환 | 혼합 전압 입력 버퍼 |
KR100224666B1 (ko) * | 1996-12-05 | 1999-10-15 | 윤종용 | 반도체장치의 전원제어회로 |
JPH10209853A (ja) * | 1997-01-27 | 1998-08-07 | Sony Corp | レベルシフト回路 |
JPH10285013A (ja) * | 1997-04-08 | 1998-10-23 | Mitsubishi Electric Corp | 出力バッファ回路 |
US5864244A (en) * | 1997-05-09 | 1999-01-26 | Kaplinsky; Cecil H. | Tristate buffer circuit with transparent latching capability |
KR100429862B1 (ko) * | 1997-06-24 | 2004-07-19 | 삼성전자주식회사 | 반도체장치의 내부 전원 제어회로 |
JP2001006369A (ja) | 1999-06-21 | 2001-01-12 | Nec Corp | 半導体インターフェースシステム及び半導体メモリ回路 |
KR100308792B1 (ko) * | 1999-09-28 | 2001-11-02 | 윤종용 | 레벨시프터를 가지는 반도체 장치의 데이터 출력회로 및 데이터 출력방법 |
JP3502330B2 (ja) * | 2000-05-18 | 2004-03-02 | Necマイクロシステム株式会社 | 出力回路 |
US6351173B1 (en) * | 2000-08-25 | 2002-02-26 | Texas Instruments Incorporated | Circuit and method for an integrated level shifting latch |
-
2001
- 2001-10-29 JP JP2001330949A patent/JP3889954B2/ja not_active Expired - Fee Related
-
2002
- 2002-08-02 US US10/209,906 patent/US6744298B2/en not_active Expired - Fee Related
- 2002-08-06 KR KR10-2002-0046225A patent/KR100493228B1/ko not_active IP Right Cessation
- 2002-08-06 TW TW91117652A patent/TW574686B/zh not_active IP Right Cessation
- 2002-08-07 DE DE10236187A patent/DE10236187A1/de not_active Withdrawn
- 2002-08-07 CN CNB021282668A patent/CN1249723C/zh not_active Expired - Fee Related
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11264989B1 (en) | 2020-08-07 | 2022-03-01 | Kabushiki Kaisha Toshiba | Semiconductor device |
Also Published As
Publication number | Publication date |
---|---|
CN1416134A (zh) | 2003-05-07 |
CN1249723C (zh) | 2006-04-05 |
KR20030035832A (ko) | 2003-05-09 |
TW574686B (en) | 2004-02-01 |
JP2003133941A (ja) | 2003-05-09 |
US20030080787A1 (en) | 2003-05-01 |
KR100493228B1 (ko) | 2005-06-03 |
US6744298B2 (en) | 2004-06-01 |
DE10236187A1 (de) | 2003-05-15 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP3889954B2 (ja) | 半導体装置 | |
US5612642A (en) | Power-on reset circuit with hysteresis | |
US7288965B2 (en) | Semiconductor device and level conversion circuit | |
US6753697B2 (en) | Semiconductor device capable of maintaining output signal even if internal power supply potential is turned off | |
US7332937B2 (en) | Dynamic logic with adaptive keeper | |
US7579861B2 (en) | Impedance-controlled pseudo-open drain output driver circuit and method for driving the same | |
US6784718B2 (en) | Semiconductor device adaptable to a plurality of kinds of interfaces | |
KR100329329B1 (ko) | 반도체기억장치 | |
US20060017483A1 (en) | Pulse-based high-speed low-power gated flip-flop circuit | |
US6639424B2 (en) | Combined dynamic logic gate and level shifter and method employing same | |
US5821787A (en) | Power-on reset circuit with well-defined reassertion voltage | |
US6566932B2 (en) | On-chip system with voltage level converting device for preventing leakage current due to voltage level difference | |
US7990189B2 (en) | Power-up signal generating circuit and integrated circuit using the same | |
US5124585A (en) | Pulsed bootstrapping output buffer and associated method | |
US6961270B2 (en) | Power-up circuit in semiconductor memory device | |
US9054700B2 (en) | Apparatus and methods of driving signal for reducing the leakage current | |
JP4160088B2 (ja) | 半導体装置 | |
US6084455A (en) | High-speed CMOS latch | |
US20070052466A1 (en) | Flip-flop with improved operating speed | |
KR100209747B1 (ko) | 출력버퍼회로 | |
US20070229132A1 (en) | Scannable domino latch redundancy for soft error rate protection with collision avoidance | |
JP7395390B2 (ja) | 半導体装置 | |
JP2001285047A (ja) | 中間電位化回路 | |
US20230208407A1 (en) | Semiconductor integrated circuit device and level shifter circuit | |
KR100602348B1 (ko) | 광대역 전압용 반도체 장치 리셋 회로 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A521 | Written amendment |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20040813 |
|
A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20040813 |
|
A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20060217 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20060228 |
|
A521 | Written amendment |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20060414 |
|
A02 | Decision of refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A02 Effective date: 20060808 |
|
A521 | Written amendment |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20060913 |
|
A911 | Transfer of reconsideration by examiner before appeal (zenchi) |
Free format text: JAPANESE INTERMEDIATE CODE: A911 Effective date: 20061011 |
|
TRDD | Decision of grant or rejection written | ||
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20061128 |
|
A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20061201 |
|
R150 | Certificate of patent or registration of utility model |
Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
LAPS | Cancellation because of no payment of annual fees |