JP2018517300A - シャロートレンチアイソレーション構造(sti)を形成する方法 - Google Patents
シャロートレンチアイソレーション構造(sti)を形成する方法 Download PDFInfo
- Publication number
- JP2018517300A JP2018517300A JP2017563194A JP2017563194A JP2018517300A JP 2018517300 A JP2018517300 A JP 2018517300A JP 2017563194 A JP2017563194 A JP 2017563194A JP 2017563194 A JP2017563194 A JP 2017563194A JP 2018517300 A JP2018517300 A JP 2018517300A
- Authority
- JP
- Japan
- Prior art keywords
- trench
- oxide
- layer
- etch
- planarization
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Withdrawn
Links
- 238000000034 method Methods 0.000 title claims abstract description 131
- 238000002955 isolation Methods 0.000 title claims abstract description 55
- 239000004065 semiconductor Substances 0.000 claims abstract description 72
- 239000000758 substrate Substances 0.000 claims abstract description 58
- 150000004767 nitrides Chemical class 0.000 claims abstract description 56
- 238000005530 etching Methods 0.000 claims abstract description 42
- 238000000151 deposition Methods 0.000 claims abstract description 11
- 229920000642 polymer Polymers 0.000 claims description 12
- 239000000126 substance Substances 0.000 claims description 10
- 239000000463 material Substances 0.000 claims description 9
- 125000005375 organosiloxane group Chemical group 0.000 claims description 9
- KPUWHANPEXNPJT-UHFFFAOYSA-N disiloxane Chemical class [SiH3]O[SiH3] KPUWHANPEXNPJT-UHFFFAOYSA-N 0.000 claims description 3
- 230000000295 complement effect Effects 0.000 claims description 2
- 229910044991 metal oxide Inorganic materials 0.000 claims description 2
- 150000004706 metal oxides Chemical class 0.000 claims description 2
- BPQQTUXANYXVAA-UHFFFAOYSA-N Orthosilicate Chemical compound [O-][Si]([O-])([O-])[O-] BPQQTUXANYXVAA-UHFFFAOYSA-N 0.000 claims 1
- 150000004760 silicates Chemical class 0.000 claims 1
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 54
- 235000012239 silicon dioxide Nutrition 0.000 description 27
- 239000000377 silicon dioxide Substances 0.000 description 27
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical group N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 20
- 229910052581 Si3N4 Inorganic materials 0.000 description 19
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 13
- 229910052710 silicon Inorganic materials 0.000 description 13
- 239000010703 silicon Substances 0.000 description 13
- 238000012876 topography Methods 0.000 description 10
- 230000003647 oxidation Effects 0.000 description 6
- 238000007254 oxidation reaction Methods 0.000 description 6
- 229910004298 SiO 2 Inorganic materials 0.000 description 4
- 238000005229 chemical vapour deposition Methods 0.000 description 4
- 239000006117 anti-reflective coating Substances 0.000 description 3
- 230000015572 biosynthetic process Effects 0.000 description 2
- 239000011248 coating agent Substances 0.000 description 2
- 238000000576 coating method Methods 0.000 description 2
- 230000003750 conditioning effect Effects 0.000 description 2
- 238000007796 conventional method Methods 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 239000012776 electronic material Substances 0.000 description 2
- 238000007730 finishing process Methods 0.000 description 2
- 238000011065 in-situ storage Methods 0.000 description 2
- 230000007774 longterm Effects 0.000 description 2
- 238000000206 photolithography Methods 0.000 description 2
- 238000001020 plasma etching Methods 0.000 description 2
- 238000001039 wet etching Methods 0.000 description 2
- 239000002253 acid Substances 0.000 description 1
- 239000003989 dielectric material Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000001590 oxidative effect Effects 0.000 description 1
- 238000005389 semiconductor device fabrication Methods 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- 230000037303 wrinkles Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/76224—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
- H01L21/76229—Concurrent filling of a plurality of trenches having a different trench shape or dimension, e.g. rectangular and V-shaped trenches, wide and narrow trenches, shallow and deep trenches
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02123—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
- H01L21/0217—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon nitride not containing oxygen, e.g. SixNy or SixByNz
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/30604—Chemical etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/31051—Planarisation of the insulating layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/31051—Planarisation of the insulating layers
- H01L21/31053—Planarisation of the insulating layers involving a dielectric removal step
- H01L21/31055—Planarisation of the insulating layers involving a dielectric removal step the removal being a chemical etching step, e.g. dry etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/31051—Planarisation of the insulating layers
- H01L21/31053—Planarisation of the insulating layers involving a dielectric removal step
- H01L21/31055—Planarisation of the insulating layers involving a dielectric removal step the removal being a chemical etching step, e.g. dry etching
- H01L21/31056—Planarisation of the insulating layers involving a dielectric removal step the removal being a chemical etching step, e.g. dry etching the removal being a selective chemical etching step, e.g. selective dry etching through a mask
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31105—Etching inorganic layers
- H01L21/31111—Etching inorganic layers by chemical means
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/76224—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/113—Isolations within a component, i.e. internal isolations
- H10D62/115—Dielectric isolations, e.g. air gaps
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0151—Manufacturing their isolation regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0188—Manufacturing their isolation regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
Landscapes
- Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Chemical & Material Sciences (AREA)
- General Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Inorganic Chemistry (AREA)
- Element Separation (AREA)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US14/735,359 US9627246B2 (en) | 2015-06-10 | 2015-06-10 | Method of forming shallow trench isolation (STI) structures |
| US14/735,359 | 2015-06-10 | ||
| PCT/US2016/035785 WO2016200693A1 (en) | 2015-06-10 | 2016-06-03 | Method of forming shallow trench isolation (sti) structures |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JP2018517300A true JP2018517300A (ja) | 2018-06-28 |
| JP2018517300A5 JP2018517300A5 (enExample) | 2019-06-13 |
Family
ID=56131655
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2017563194A Withdrawn JP2018517300A (ja) | 2015-06-10 | 2016-06-03 | シャロートレンチアイソレーション構造(sti)を形成する方法 |
Country Status (7)
| Country | Link |
|---|---|
| US (2) | US9627246B2 (enExample) |
| EP (1) | EP3308394B1 (enExample) |
| JP (1) | JP2018517300A (enExample) |
| KR (1) | KR20180015628A (enExample) |
| CN (1) | CN107690692B (enExample) |
| TW (1) | TW201703194A (enExample) |
| WO (1) | WO2016200693A1 (enExample) |
Families Citing this family (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN107017161B (zh) * | 2017-05-31 | 2020-01-24 | 上海华力微电子有限公司 | 一种减小sti-cmp过程中碟型凹陷的方法 |
| JP2019169581A (ja) * | 2018-03-23 | 2019-10-03 | 株式会社東芝 | 半導体装置の製造方法 |
| CN110707045B (zh) * | 2018-10-09 | 2023-05-12 | 联华电子股份有限公司 | 一种制作半导体元件的方法 |
| CN110148579A (zh) * | 2019-04-15 | 2019-08-20 | 上海华力集成电路制造有限公司 | 浅沟槽隔离层的制造方法 |
| GB2583348A (en) * | 2019-04-24 | 2020-10-28 | Univ Southampton | Photonic chip and method of manufacture |
| CN110660839B (zh) * | 2019-11-13 | 2022-04-29 | 京东方科技集团股份有限公司 | 一种显示面板及其制备方法 |
| US11227926B2 (en) * | 2020-06-01 | 2022-01-18 | Nanya Technology Corporation | Semiconductor device and method for fabricating the same |
| CN114038744B (zh) * | 2021-10-26 | 2024-12-13 | 上海华力集成电路制造有限公司 | 一种mos晶体管制作方法及mos晶体管 |
| CN115346912B (zh) * | 2022-10-19 | 2023-01-03 | 广州粤芯半导体技术有限公司 | 浅沟槽隔离结构的制备方法 |
| WO2025212375A1 (en) * | 2024-04-05 | 2025-10-09 | Applied Materials, Inc. | High-density plasma (hdp) topography improvement with partial gapfill carbon |
Family Cites Families (20)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5026666A (en) * | 1989-12-28 | 1991-06-25 | At&T Bell Laboratories | Method of making integrated circuits having a planarized dielectric |
| JPH05235184A (ja) * | 1992-02-26 | 1993-09-10 | Nec Corp | 半導体装置の多層配線構造体の製造方法 |
| JP3311044B2 (ja) * | 1992-10-27 | 2002-08-05 | 株式会社東芝 | 半導体装置の製造方法 |
| US5741740A (en) * | 1997-06-12 | 1998-04-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Shallow trench isolation (STI) method employing gap filling silicon oxide dielectric layer |
| US6020621A (en) * | 1998-01-28 | 2000-02-01 | Texas Instruments - Acer Incorporated | Stress-free shallow trench isolation |
| US6197658B1 (en) * | 1998-10-30 | 2001-03-06 | Taiwan Semiconductor Manufacturing Company | Sub-atmospheric pressure thermal chemical vapor deposition (SACVD) trench isolation method with attenuated surface sensitivity |
| US6300219B1 (en) * | 1999-08-30 | 2001-10-09 | Micron Technology, Inc. | Method of forming trench isolation regions |
| US20010053583A1 (en) | 1999-12-22 | 2001-12-20 | Simon Fang | Shallow trench isolation formation process using a sacrificial layer |
| US6391781B1 (en) * | 2000-01-06 | 2002-05-21 | Oki Electric Industry Co., Ltd. | Method of making a semiconductor device |
| TW492143B (en) | 2001-05-11 | 2002-06-21 | Macronix Int Co Ltd | Manufacturing method of shallow trench isolation structure |
| US6664190B2 (en) | 2001-09-14 | 2003-12-16 | Chartered Semiconductor Manufacturing Ltd. | Pre STI-CMP planarization scheme |
| KR100406179B1 (ko) * | 2001-12-22 | 2003-11-17 | 주식회사 하이닉스반도체 | 플래쉬 메모리 셀의 자기 정렬 플로팅 게이트 형성 방법 |
| KR20030053958A (ko) * | 2001-12-24 | 2003-07-02 | 동부전자 주식회사 | 반도체 소자의 트랜지스터 제조방법 |
| JP4018596B2 (ja) * | 2002-10-02 | 2007-12-05 | 株式会社東芝 | 半導体装置の製造方法 |
| US7265014B1 (en) * | 2004-03-12 | 2007-09-04 | Spansion Llc | Avoiding field oxide gouging in shallow trench isolation (STI) regions |
| US8017493B2 (en) | 2008-05-12 | 2011-09-13 | Texas Instruments Incorporated | Method of planarizing a semiconductor device |
| CN102386084B (zh) * | 2010-09-01 | 2014-01-08 | 中芯国际集成电路制造(上海)有限公司 | 平坦化晶圆表面的方法 |
| US8629514B2 (en) * | 2011-01-18 | 2014-01-14 | Wafertech, Llc | Methods and structures for customized STI structures in semiconductor devices |
| US8629008B2 (en) * | 2012-01-11 | 2014-01-14 | International Business Machines Corporation | Electrical isolation structures for ultra-thin semiconductor-on-insulator devices |
| CN105280545A (zh) * | 2014-07-24 | 2016-01-27 | 联华电子股份有限公司 | 半导体装置的浅沟槽隔离结构与其制造方法 |
-
2015
- 2015-06-10 US US14/735,359 patent/US9627246B2/en active Active
-
2016
- 2016-06-03 EP EP16729463.6A patent/EP3308394B1/en active Active
- 2016-06-03 CN CN201680032734.5A patent/CN107690692B/zh active Active
- 2016-06-03 WO PCT/US2016/035785 patent/WO2016200693A1/en not_active Ceased
- 2016-06-03 KR KR1020177033788A patent/KR20180015628A/ko not_active Withdrawn
- 2016-06-03 JP JP2017563194A patent/JP2018517300A/ja not_active Withdrawn
- 2016-06-08 TW TW105118197A patent/TW201703194A/zh unknown
-
2017
- 2017-04-17 US US15/489,379 patent/US20170229340A1/en not_active Abandoned
Also Published As
| Publication number | Publication date |
|---|---|
| US20170229340A1 (en) | 2017-08-10 |
| US20160365272A1 (en) | 2016-12-15 |
| TW201703194A (zh) | 2017-01-16 |
| EP3308394A1 (en) | 2018-04-18 |
| CN107690692B (zh) | 2022-01-25 |
| WO2016200693A1 (en) | 2016-12-15 |
| US9627246B2 (en) | 2017-04-18 |
| EP3308394B1 (en) | 2022-07-27 |
| KR20180015628A (ko) | 2018-02-13 |
| CN107690692A (zh) | 2018-02-13 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP2018517300A (ja) | シャロートレンチアイソレーション構造(sti)を形成する方法 | |
| US8936995B2 (en) | Methods of fabricating isolation regions of semiconductor devices and structures thereof | |
| JP2018517300A5 (enExample) | ||
| US7238586B2 (en) | Seamless trench fill method utilizing sub-atmospheric pressure chemical vapor deposition technique | |
| JPH11340317A (ja) | 分離構造形成方法 | |
| CN104064510A (zh) | 一种浅沟槽隔离结构的制备方法 | |
| KR100620707B1 (ko) | 반도체 소자의 sti 형성 방법 | |
| KR100451518B1 (ko) | 얕은 트렌치 소자분리 공정을 이용한 반도체 소자의소자분리방법 | |
| US9490141B2 (en) | Method for planarizing semiconductor device | |
| KR100760829B1 (ko) | 액티브 영역 식각 공정을 이용한 듀얼 트랜치 소자 분리공정 및 플래쉬 메모리 소자의 제조 방법 | |
| KR100868655B1 (ko) | 반도체 소자 및 그 제조방법 | |
| JP4756926B2 (ja) | 素子分離構造部の製造方法 | |
| KR100565759B1 (ko) | 반도체 소자의 제조방법 | |
| KR100751686B1 (ko) | 낸드 플래쉬 메모리 소자의 소자분리막 형성방법 | |
| JP2017535075A5 (enExample) | ||
| TWI538097B (zh) | 半導體裝置的製造方法 | |
| KR20050011487A (ko) | 반도체 소자의 소자분리막 형성방법 | |
| KR100835407B1 (ko) | 반도체 게이트 산화막 형성 공정에서의 웨이퍼 배면 질화막제거 방법 | |
| KR20100078251A (ko) | 반도체 소자의 제조방법 | |
| KR20100032039A (ko) | 반도체 소자의 셸로우 트렌치 소자분리막 제조 방법 | |
| KR20040056204A (ko) | 폴리 실리콘 산화막을 이용한 에지 모트 방지방법 | |
| KR20100074523A (ko) | 반도체 소자의 제조 방법 | |
| KR20070066027A (ko) | 반도체소자의 소자분리막 제조방법 | |
| KR20040057620A (ko) | 반도체 소자의 소자분리막 형성방법 | |
| KR20040005384A (ko) | 반도체 소자의 소자분리막 형성방법 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20190513 |
|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20190513 |
|
| A761 | Written withdrawal of application |
Free format text: JAPANESE INTERMEDIATE CODE: A761 Effective date: 20190805 |