JP2017510063A5 - - Google Patents

Download PDF

Info

Publication number
JP2017510063A5
JP2017510063A5 JP2016550525A JP2016550525A JP2017510063A5 JP 2017510063 A5 JP2017510063 A5 JP 2017510063A5 JP 2016550525 A JP2016550525 A JP 2016550525A JP 2016550525 A JP2016550525 A JP 2016550525A JP 2017510063 A5 JP2017510063 A5 JP 2017510063A5
Authority
JP
Japan
Prior art keywords
die
inductor
layer
interconnect
package
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP2016550525A
Other languages
English (en)
Japanese (ja)
Other versions
JP6440723B2 (ja
JP2017510063A (ja
Filing date
Publication date
Priority claimed from US14/179,202 external-priority patent/US9245940B2/en
Application filed filed Critical
Publication of JP2017510063A publication Critical patent/JP2017510063A/ja
Publication of JP2017510063A5 publication Critical patent/JP2017510063A5/ja
Application granted granted Critical
Publication of JP6440723B2 publication Critical patent/JP6440723B2/ja
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

JP2016550525A 2014-02-12 2015-02-11 ウェハレベルパッケージ(wlp)のための浮遊ubmボール上のインダクタ設計 Active JP6440723B2 (ja)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US14/179,202 2014-02-12
US14/179,202 US9245940B2 (en) 2014-02-12 2014-02-12 Inductor design on floating UBM balls for wafer level package (WLP)
PCT/US2015/015450 WO2015123321A1 (en) 2014-02-12 2015-02-11 Inductor design on floating ubm balls for wafer level package (wlp)

Publications (3)

Publication Number Publication Date
JP2017510063A JP2017510063A (ja) 2017-04-06
JP2017510063A5 true JP2017510063A5 (enExample) 2018-03-08
JP6440723B2 JP6440723B2 (ja) 2018-12-19

Family

ID=52596604

Family Applications (1)

Application Number Title Priority Date Filing Date
JP2016550525A Active JP6440723B2 (ja) 2014-02-12 2015-02-11 ウェハレベルパッケージ(wlp)のための浮遊ubmボール上のインダクタ設計

Country Status (7)

Country Link
US (1) US9245940B2 (enExample)
EP (1) EP3105788A1 (enExample)
JP (1) JP6440723B2 (enExample)
KR (1) KR102389227B1 (enExample)
CN (1) CN106030790B (enExample)
BR (1) BR112016019464A2 (enExample)
WO (1) WO2015123321A1 (enExample)

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US12113038B2 (en) * 2020-01-03 2024-10-08 Qualcomm Incorporated Thermal compression flip chip bump for high performance and fine pitch
CN112366154A (zh) * 2020-11-06 2021-02-12 深圳市Tcl高新技术开发有限公司 芯片转移方法
US12381156B2 (en) 2021-11-10 2025-08-05 Samsung Electronics Co., Ltd. Redistribution substrate and semiconductor package including the same

Family Cites Families (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6710433B2 (en) * 2000-11-15 2004-03-23 Skyworks Solutions, Inc. Leadless chip carrier with embedded inductor
JP3558595B2 (ja) * 2000-12-22 2004-08-25 松下電器産業株式会社 半導体チップ,半導体チップ群及びマルチチップモジュール
JP3871609B2 (ja) * 2002-05-27 2007-01-24 松下電器産業株式会社 半導体装置及びその製造方法
US6762495B1 (en) * 2003-01-30 2004-07-13 Qualcomm Incorporated Area array package with non-electrically connected solder balls
JP3983199B2 (ja) * 2003-05-26 2007-09-26 沖電気工業株式会社 半導体装置及びその製造方法
US7619296B2 (en) * 2005-02-03 2009-11-17 Nec Electronics Corporation Circuit board and semiconductor device
US8717137B2 (en) 2006-05-31 2014-05-06 Broadcom Corporation On-chip inductor using redistribution layer and dual-layer passivation
JP2008205422A (ja) * 2006-07-03 2008-09-04 Nec Electronics Corp 半導体装置
JP2008124363A (ja) * 2006-11-15 2008-05-29 Nec Electronics Corp 半導体装置
US8110882B2 (en) 2007-02-13 2012-02-07 Casio Computer Co., Ltd. Semiconductor device with magnetic powder mixed therein and manufacturing method thereof
JP4492621B2 (ja) * 2007-02-13 2010-06-30 カシオ計算機株式会社 半導体装置およびその製造方法
JP2008210828A (ja) * 2007-02-23 2008-09-11 Casio Comput Co Ltd 半導体装置およびその製造方法
JP5103032B2 (ja) * 2007-03-01 2012-12-19 ルネサスエレクトロニクス株式会社 半導体装置
JP5536388B2 (ja) * 2009-08-06 2014-07-02 株式会社テラプローブ 半導体装置およびその製造方法
US8471358B2 (en) 2010-06-01 2013-06-25 Taiwan Semiconductor Manufacturing Company, Ltd. 3D inductor and transformer
US8710658B2 (en) 2011-11-18 2014-04-29 Cambridge Silicon Radio Limited Under bump passive components in wafer level packaging
US9000876B2 (en) 2012-03-13 2015-04-07 Taiwan Semiconductor Manufacturing Company, Ltd. Inductor for post passivation interconnect

Similar Documents

Publication Publication Date Title
US11626388B2 (en) Interconnect structure with redundant electrical connectors and associated systems and methods
US9412678B2 (en) Structure and method for 3D IC package
Lau Overview and outlook of three-dimensional integrated circuit packaging, three-dimensional Si integration, and three-dimensional integrated circuit integration
CN106548948B (zh) 集成多输出封装件及制造方法
CN108028225B (zh) 热增强型全模制扇出模组
US9837383B2 (en) Interconnect structure with improved conductive properties and associated systems and methods
US9653442B2 (en) Integrated circuit package and methods of forming same
CN102347320B (zh) 装置及其制造方法
US20150206866A1 (en) Semiconductor Package and Methods of Forming Same
CN107690700B (zh) 用于层叠封装结构的中介体
US20150200182A1 (en) Packaging Methods for Semiconductor Devices, Packaged Semiconductor Devices, and Design Methods Thereof
US20150371936A1 (en) Semiconductor Device Packages, Packaging Methods, and Packaged Semiconductor Devices
TWI565022B (zh) 具有以面對面組態互連之記憶體晶粒及邏輯晶粒之封裝
JP2017534177A5 (enExample)
JP2017506001A5 (enExample)
JP2017507495A5 (enExample)
CN110349944A (zh) 扇出封装pop机械附接方法领域
JP2016513872A5 (enExample)
JP2017510063A5 (enExample)
US20150228556A1 (en) Integrated device comprising via with side barrier layer traversing encapsulation layer
Na et al. TSV MEOL (Mid End of Line) and packaging technology of mobile 3D-IC stacking
US20160284668A1 (en) Semiconductor package structure and method for manufacturing the same
US9905539B2 (en) Interconnect structures with intermetallic palladium joints and associated systems and methods
CN204391088U (zh) 散热式全包封半导体芯片
US20140138815A1 (en) Server processing module