JP2016521400A5 - - Google Patents

Download PDF

Info

Publication number
JP2016521400A5
JP2016521400A5 JP2016503205A JP2016503205A JP2016521400A5 JP 2016521400 A5 JP2016521400 A5 JP 2016521400A5 JP 2016503205 A JP2016503205 A JP 2016503205A JP 2016503205 A JP2016503205 A JP 2016503205A JP 2016521400 A5 JP2016521400 A5 JP 2016521400A5
Authority
JP
Japan
Prior art keywords
voltage
clock signal
capacitor
low power
clock
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP2016503205A
Other languages
English (en)
Japanese (ja)
Other versions
JP6262330B2 (ja
JP2016521400A (ja
Filing date
Publication date
Application filed filed Critical
Priority claimed from US14/213,907 external-priority patent/US9184733B2/en
Publication of JP2016521400A publication Critical patent/JP2016521400A/ja
Publication of JP2016521400A5 publication Critical patent/JP2016521400A5/ja
Application granted granted Critical
Publication of JP6262330B2 publication Critical patent/JP6262330B2/ja
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

JP2016503205A 2013-03-15 2014-03-14 低電力アーキテクチャ Active JP6262330B2 (ja)

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
US201361800116P 2013-03-15 2013-03-15
US61/800,116 2013-03-15
US14/213,907 US9184733B2 (en) 2013-03-15 2014-03-14 Low power architectures
PCT/US2014/029721 WO2014145066A2 (en) 2013-03-15 2014-03-14 Low power architectures
US14/213,907 2014-03-14

Related Child Applications (1)

Application Number Title Priority Date Filing Date
JP2017238415A Division JP6517312B2 (ja) 2013-03-15 2017-12-13 低電力アーキテクチャ

Publications (3)

Publication Number Publication Date
JP2016521400A JP2016521400A (ja) 2016-07-21
JP2016521400A5 true JP2016521400A5 (enExample) 2017-03-23
JP6262330B2 JP6262330B2 (ja) 2018-01-17

Family

ID=51524865

Family Applications (2)

Application Number Title Priority Date Filing Date
JP2016503205A Active JP6262330B2 (ja) 2013-03-15 2014-03-14 低電力アーキテクチャ
JP2017238415A Active JP6517312B2 (ja) 2013-03-15 2017-12-13 低電力アーキテクチャ

Family Applications After (1)

Application Number Title Priority Date Filing Date
JP2017238415A Active JP6517312B2 (ja) 2013-03-15 2017-12-13 低電力アーキテクチャ

Country Status (8)

Country Link
US (2) US9184733B2 (enExample)
EP (1) EP2974018B1 (enExample)
JP (2) JP6262330B2 (enExample)
KR (2) KR101965375B1 (enExample)
CN (2) CN105144579B (enExample)
ES (1) ES2706477T3 (enExample)
HU (1) HUE042764T2 (enExample)
WO (1) WO2014145066A2 (enExample)

Families Citing this family (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR101965375B1 (ko) 2013-03-15 2019-04-03 퀄컴 인코포레이티드 저 전력 아키텍처들
US10120967B2 (en) * 2014-07-25 2018-11-06 Plsense Ltd. Methods and apparatuses for SW programmable adaptive bias control for speed and yield improvement in the near/sub-threshold domain
US9768775B2 (en) * 2014-10-30 2017-09-19 Plsense Ltd. Methods and apparatuses for sub-threhold clock tree design for optimal power
US9355696B1 (en) * 2014-11-06 2016-05-31 Xilinx, Inc. Calibration in a control device receiving from a source synchronous interface
US9712141B2 (en) * 2015-12-03 2017-07-18 Apple Inc. Modulation of power supply voltage for varying propagation delay
KR102491690B1 (ko) * 2016-08-17 2023-01-26 에스케이하이닉스 주식회사 클락 검출기 및 클락 검출 방법
US10411910B2 (en) * 2016-11-23 2019-09-10 DeGirum Corporation Distributed control synchronized ring network architecture
US10352997B2 (en) 2017-08-03 2019-07-16 Samsung Electronics Co., Ltd. Method of measuring clock jitter, clock jitter measurement circuit, and semiconductor device including the same
CN107733402B (zh) * 2017-10-18 2020-10-30 东南大学 面向近阈值低电压的时序监测单元及监测系统
CN115328255A (zh) * 2022-09-11 2022-11-11 北京工业大学 一种基于电压比较器的低功耗轻重负载转换ldo电路
US20250015715A1 (en) * 2023-07-05 2025-01-09 Cirrus Logic International Semiconductor Ltd. Switched-capacitor battery management power supply providing power from portions of a multi-cell battery

Family Cites Families (44)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2863453B2 (ja) * 1994-01-19 1999-03-03 松下電器産業株式会社 半導体集積回路の設計方法及び論理合成方法
US5568429A (en) 1995-07-05 1996-10-22 Sun Microsystems, Inc. Low power data latch with overdriven clock signals
US5646557A (en) * 1995-07-31 1997-07-08 International Business Machines Corporation Data processing system and method for improving performance of domino-type logic using multiphase clocks
JP3562060B2 (ja) * 1995-09-29 2004-09-08 株式会社デンソー 半導体集積回路装置
US6252418B1 (en) * 1999-03-31 2001-06-26 International Business Machines Corporation Reduced area active above-supply and below-ground noise suppression circuits
JP3327249B2 (ja) * 1999-05-11 2002-09-24 日本電気株式会社 Pll回路
US6570227B2 (en) * 1999-06-23 2003-05-27 Bae Systems Information And Electronics Systems Integration, Inc. High-performance high-density CMOS SRAM cell
US6587907B1 (en) * 2000-05-01 2003-07-01 Hewlett-Packard Development Company, L.P. System and method for generating a clock delay within an interconnect cable assembly
JP3632151B2 (ja) * 2000-06-06 2005-03-23 日本電信電話株式会社 断熱充電レジスタ回路
JP3418712B2 (ja) * 2000-09-29 2003-06-23 富士通カンタムデバイス株式会社 位相比較回路
JP3630092B2 (ja) * 2000-10-19 2005-03-16 日本電気株式会社 位相周波数比較回路
JP3614125B2 (ja) 2000-10-23 2005-01-26 三星電子株式会社 Cpフリップフロップ
KR100400042B1 (ko) * 2000-10-23 2003-09-29 삼성전자주식회사 Cp 플립플롭
JP4754159B2 (ja) * 2001-02-16 2011-08-24 富士通株式会社 データ伝送速度の1/2周波数クロックを用いる光受信機のタイミング抽出回路及び光送受信機のデューティずれ対応回路
JP4137528B2 (ja) * 2002-06-13 2008-08-20 セイコーインスツル株式会社 電源変換回路
CN2684433Y (zh) * 2003-05-05 2005-03-09 X-L新纳基有限责任公司 一种配电系统中的导线漏电检测及断路装置
JP3776895B2 (ja) * 2003-05-14 2006-05-17 沖電気工業株式会社 位相調整回路
US7486702B1 (en) * 2003-08-11 2009-02-03 Cisco Technology, Inc DDR interface for reducing SSO/SSI noise
KR101045295B1 (ko) * 2004-04-29 2011-06-29 삼성전자주식회사 Mtcmos 플립-플롭, 그를 포함하는 mtcmos회로, 및 그 생성 방법
JP2006074631A (ja) * 2004-09-03 2006-03-16 Koninkl Philips Electronics Nv レベルシフタ及び電圧変換装置
US7173494B2 (en) * 2005-01-20 2007-02-06 Avago Technologies General Ip (Singapore) Pte. Ltd. Method and system for operating a feedback system for a voltage controlled oscillator that involves correcting for offset related to the feedback system
KR100670682B1 (ko) 2005-02-04 2007-01-17 주식회사 하이닉스반도체 반도체 기억 소자에서의 데이터 출력 회로 및 방법
US7420403B2 (en) * 2005-12-08 2008-09-02 Electronics And Telecommunications Research Institute Latch circuit and flip-flop
CN101098116B (zh) * 2006-06-30 2010-06-16 比亚迪股份有限公司 一种直流无刷电机的模拟无级调速方法
JP2008166910A (ja) * 2006-12-27 2008-07-17 Matsushita Electric Ind Co Ltd クロック信号生成装置及びアナログ−デジタル変換装置
US20080258790A1 (en) * 2007-04-17 2008-10-23 Texas Instruments Incorporated Systems and Devices for Sub-threshold Data Capture
GB0708324D0 (en) 2007-04-30 2007-06-06 Univ Catholique Louvain Ultra-low-power circuit
KR100896188B1 (ko) * 2007-05-25 2009-05-12 삼성전자주식회사 레벨 변환 플립-플롭, 및 레벨 변환 플립-플롭의 동작 방법
JP2009070980A (ja) * 2007-09-12 2009-04-02 Sony Corp 半導体集積回路
US8103898B2 (en) * 2008-01-04 2012-01-24 Micron Technology, Inc. Explicit skew interface for mitigating crosstalk and simultaneous switching noise
US8212541B2 (en) * 2008-05-08 2012-07-03 Massachusetts Institute Of Technology Power converter with capacitive energy transfer and fast dynamic response
US7671654B2 (en) * 2008-06-27 2010-03-02 Freescale Semiconductor, Inc. Device having clock generating capabilities and a method for generating a clock signal
US8416587B2 (en) * 2008-11-20 2013-04-09 Silergy Technology Synchronous rectifier control circuits and methods of controlling synchronous rectifiers
KR101375466B1 (ko) * 2009-01-12 2014-03-18 램버스 인코포레이티드 다중 전력 모드를 갖는 메조크로노스 시그널링 시스템
JP2012516629A (ja) * 2009-01-27 2012-07-19 アギア システムズ インコーポレーテッド 性能監視用クリティカルパス回路
JP4791581B2 (ja) * 2009-08-01 2011-10-12 株式会社半導体理工学研究センター サブスレッショルドディジタルcmos回路のための電源電圧制御回路及び制御方法
CN102044966B (zh) * 2009-10-26 2013-01-09 立锜科技股份有限公司 具有自适应电压位置控制的电源转换器控制电路及其控制方法
JP2011135297A (ja) * 2009-12-24 2011-07-07 Panasonic Corp フリップフロップ回路及び分周回路
CN101841901B (zh) * 2009-12-30 2013-01-02 中国科学院电子学研究所 射频信道闭环自动增益控制装置及方法
JP2012165606A (ja) * 2011-02-09 2012-08-30 Handotai Rikougaku Kenkyu Center:Kk 電源装置
JP5724775B2 (ja) * 2011-09-12 2015-05-27 ソニー株式会社 集積回路
US8633753B2 (en) * 2012-02-09 2014-01-21 Analog Devices, Inc. Clock distribution system and method for a multi-bit latch
JP2014140100A (ja) * 2013-01-21 2014-07-31 Sony Corp 位相比較回路及びデータ受信装置
KR101965375B1 (ko) 2013-03-15 2019-04-03 퀄컴 인코포레이티드 저 전력 아키텍처들

Similar Documents

Publication Publication Date Title
JP2016521400A5 (enExample)
JP2012090097A5 (enExample)
PH12016501855A1 (en) Bi-directional dc-dc converter
CN105634144B (zh) 电子装置与侦测充电质量的方法
JP2015530820A5 (enExample)
CN103425169A (zh) 自动调节电压位准的方法及电压位准调节装置
TW201614405A (en) Voltage generating circuit
TWI456916B (zh) 無線收發裝置
CN109792392A (zh) 保护电路
CN106226708B (zh) 电力输入检测装置
WO2011034505A3 (en) Integrated circuit and electronic device comprising threshold generation circuitry and method therefor
US20150188344A1 (en) Charging and discharging control system and method for battery
GB201021477D0 (en) Signal processing
JP2012108071A5 (enExample)
CN110168511A (zh) 一种电子设备和降低功耗的方法及装置
CN111630780A (zh) 转换电路、转接板以及控制系统
CN202856941U (zh) 智能麦克风
CN201947066U (zh) 无线电子装置
CN104270149B (zh) 一种模数转换器的自适应校正启动电路
CN202068345U (zh) 单电源转换正负电源电路
WO2009013813A1 (ja) 送受信回路
WO2015172462A1 (zh) 一种电源适配器
CN203191439U (zh) 一种电池欠压检测电路
CN204069292U (zh) 用于电子终端的耳机按键检测电路
CN202405840U (zh) 充电皮套及其充电系统