IT9022110A0 - Metodo di isolamento di un dispositivo a semiconduttori - Google Patents

Metodo di isolamento di un dispositivo a semiconduttori

Info

Publication number
IT9022110A0
IT9022110A0 IT22110A IT2211090A IT9022110A0 IT 9022110 A0 IT9022110 A0 IT 9022110A0 IT 22110 A IT22110 A IT 22110A IT 2211090 A IT2211090 A IT 2211090A IT 9022110 A0 IT9022110 A0 IT 9022110A0
Authority
IT
Italy
Prior art keywords
isolation
semiconductor device
semiconductor
Prior art date
Application number
IT22110A
Other languages
English (en)
Other versions
IT9022110A1 (it
IT1243916B (it
Inventor
Oh Hyun Kwon
Dong Joo Bae
Original Assignee
Samsung Electronics Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Samsung Electronics Co Ltd filed Critical Samsung Electronics Co Ltd
Publication of IT9022110A0 publication Critical patent/IT9022110A0/it
Publication of IT9022110A1 publication Critical patent/IT9022110A1/it
Application granted granted Critical
Publication of IT1243916B publication Critical patent/IT1243916B/it

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66568Lateral single gate silicon transistors
    • H01L29/66575Lateral single gate silicon transistors where the source and drain or source and drain extensions are self-aligned to the sides of the gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/76224Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
    • H01L21/76227Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials the dielectric materials being obtained by full chemical transformation of non-dielectric materials, such as polycristalline silicon, metals
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S438/00Semiconductor device manufacturing: process
    • Y10S438/975Substrate or mask aligning feature

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Ceramic Engineering (AREA)
  • Element Separation (AREA)
  • Local Oxidation Of Silicon (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)
IT02211090A 1990-08-18 1990-11-20 Metodo di isolamento di un dispositivo a semiconduttori. IT1243916B (it)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
KR1019900012905A KR930004125B1 (ko) 1990-08-18 1990-08-18 반도체장치의 소자 분리방법

Publications (3)

Publication Number Publication Date
IT9022110A0 true IT9022110A0 (it) 1990-11-20
IT9022110A1 IT9022110A1 (it) 1992-05-20
IT1243916B IT1243916B (it) 1994-06-28

Family

ID=19302584

Family Applications (1)

Application Number Title Priority Date Filing Date
IT02211090A IT1243916B (it) 1990-08-18 1990-11-20 Metodo di isolamento di un dispositivo a semiconduttori.

Country Status (10)

Country Link
US (1) US5141884A (it)
JP (1) JPH0783049B2 (it)
KR (1) KR930004125B1 (it)
CN (1) CN1020991C (it)
DE (1) DE4036999A1 (it)
FR (1) FR2665981B1 (it)
GB (1) GB2247106B (it)
IT (1) IT1243916B (it)
NL (1) NL194107C (it)
RU (1) RU2053586C1 (it)

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5641705A (en) * 1994-06-08 1997-06-24 Samsung Electronics Co., Ltd. Device isolation method of semiconductor device
KR100329748B1 (ko) * 1995-05-22 2002-08-27 주식회사 하이닉스반도체 드레인접합누설방지를위한엘디디(ldd)구조의모스펫(mosfet)
US5879994A (en) * 1997-04-15 1999-03-09 National Semiconductor Corporation Self-aligned method of fabricating terrace gate DMOS transistor
KR100268435B1 (ko) * 1998-08-10 2000-10-16 윤종용 반도체 장치의 제조 방법
JP3793125B2 (ja) * 2002-07-18 2006-07-05 富士通株式会社 デバイスチップの製造方法
CN103776668B (zh) * 2012-10-26 2016-03-09 中芯国际集成电路制造(上海)有限公司 半导体器件主动区失效分析样品的制备方法

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5679446A (en) * 1979-12-04 1981-06-30 Chiyou Lsi Gijutsu Kenkyu Kumiai Production of semiconductor device
DE3176909D1 (en) * 1980-03-06 1988-11-17 Toshiba Kk Semiconductor device using component insulation and method of manufacturing the same
JPS56158447A (en) * 1980-05-12 1981-12-07 Matsushita Electric Ind Co Ltd Semiconductor integrated circuit and its manufacture
JPS6211273A (ja) * 1985-07-08 1987-01-20 Nec Corp Mos集積回路装置の製造方法
US4762805A (en) * 1985-12-17 1988-08-09 Advanced Micro Devices, Inc. Nitride-less process for VLSI circuit device isolation
US4818235A (en) * 1987-02-10 1989-04-04 Industry Technology Research Institute Isolation structures for integrated circuits
DD268336A1 (de) * 1987-12-30 1989-05-24 Dresden Forschzentr Mikroelek Verfahren zur herstellung von isolationsgebieten
KR930000197B1 (ko) * 1990-03-06 1993-01-11 현대전자산업 주식회사 필드산화막 형성방법

Also Published As

Publication number Publication date
GB9025253D0 (en) 1991-01-02
JPH0783049B2 (ja) 1995-09-06
DE4036999A1 (de) 1992-02-20
DE4036999C2 (it) 1993-07-15
GB2247106B (en) 1995-01-18
GB2247106A (en) 1992-02-19
KR920005296A (ko) 1992-03-28
CN1059424A (zh) 1992-03-11
JPH04103127A (ja) 1992-04-06
NL194107C (nl) 2001-06-05
US5141884A (en) 1992-08-25
FR2665981A1 (fr) 1992-02-21
CN1020991C (zh) 1993-05-26
KR930004125B1 (ko) 1993-05-20
RU2053586C1 (ru) 1996-01-27
IT9022110A1 (it) 1992-05-20
NL194107B (nl) 2001-02-01
FR2665981B1 (fr) 1995-12-22
IT1243916B (it) 1994-06-28
NL9002505A (nl) 1992-03-16

Similar Documents

Publication Publication Date Title
EP0442718A3 (en) Method of manufacturing semiconductor device
EP0443879A3 (en) Method for forming semiconductor device isolation regions
KR900012335A (ko) 반도체장치의 제조방법
KR900015300A (ko) 반도체장치의 제조방법
KR900010954A (ko) Cmos반도체장치의 제조방법
KR900019176A (ko) 반도체장치의 제조방법
KR900012331A (ko) 반도체장치의 제조방법
KR900012342A (ko) 반도체장치의 제조방법
KR900013613A (ko) 반도체장치의 제조방법
KR910007132A (ko) 반도체장치의 제조방법
ITMI911743A0 (it) Procedimento di isolamento di elementi di un dispositivo a semiconduttore
KR900013619A (ko) 반도체장치의 제조방법
EP0437371A3 (en) Method of manufacturing semiconductor device
EP0438693A3 (en) Method of manufacturing semiconductor device
IT9022110A0 (it) Metodo di isolamento di un dispositivo a semiconduttori
KR910007138A (ko) 반도체장치의 제조방법
GB2247565B (en) A method of testing a semiconductor device
EP0446532A3 (en) Method of manufacturing semiconductor device
KR910007082A (ko) 반도체장치의 제조방법
DE69125498D1 (de) Halbleiterverrichtungsherstellungsverfahren
ITMI932044A1 (it) Metodo di fabbricazione di un dispositivo a semiconduttore
KR920700478A (ko) 반도체장치의 제조방법
KR910001938A (ko) 반도체장치의 제조방법
EP0452966A3 (en) Method of manufacturing semiconductor device
EP0495113A4 (en) Method of manufacturing semiconductor device

Legal Events

Date Code Title Description
0001 Granted
TA Fee payment date (situation as of event date), data collected since 19931001

Effective date: 19971126