DE69730580D1 - Verfahren zur Herstellung eines Halbleiterelements mit zwei Isolatoren unterschiedlicher Dielektrizitätskonstante - Google Patents
Verfahren zur Herstellung eines Halbleiterelements mit zwei Isolatoren unterschiedlicher DielektrizitätskonstanteInfo
- Publication number
- DE69730580D1 DE69730580D1 DE69730580T DE69730580T DE69730580D1 DE 69730580 D1 DE69730580 D1 DE 69730580D1 DE 69730580 T DE69730580 T DE 69730580T DE 69730580 T DE69730580 T DE 69730580T DE 69730580 D1 DE69730580 D1 DE 69730580D1
- Authority
- DE
- Germany
- Prior art keywords
- insulators
- producing
- semiconductor element
- dielectric constants
- different dielectric
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
- 239000012212 insulator Substances 0.000 title 1
- 238000004519 manufacturing process Methods 0.000 title 1
- 239000004065 semiconductor Substances 0.000 title 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
- H01L21/76831—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers in via holes or trenches, e.g. non-conductive sidewall liners
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
- H01L21/76832—Multiple layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
- H01L21/76834—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers formation of thin insulating films on the sidewalls or on top of conductors
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP8344725A JP2910713B2 (ja) | 1996-12-25 | 1996-12-25 | 半導体装置の製造方法 |
JP34472596 | 1996-12-25 |
Publications (2)
Publication Number | Publication Date |
---|---|
DE69730580D1 true DE69730580D1 (de) | 2004-10-14 |
DE69730580T2 DE69730580T2 (de) | 2005-09-15 |
Family
ID=18371501
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
DE69730580T Expired - Fee Related DE69730580T2 (de) | 1996-12-25 | 1997-12-15 | Verfahren zur Herstellung eines Halbleiterelements mit zwei Isolatoren unterschiedlicher Dielektrizitätskonstante |
Country Status (6)
Country | Link |
---|---|
US (3) | US6222269B1 (de) |
EP (1) | EP0851471B1 (de) |
JP (1) | JP2910713B2 (de) |
KR (1) | KR100283307B1 (de) |
DE (1) | DE69730580T2 (de) |
TW (1) | TW360916B (de) |
Families Citing this family (37)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3916284B2 (ja) * | 1997-02-28 | 2007-05-16 | 東京応化工業株式会社 | 多層配線構造の形成方法 |
JP3305251B2 (ja) * | 1998-02-26 | 2002-07-22 | 松下電器産業株式会社 | 配線構造体の形成方法 |
US6187672B1 (en) * | 1998-09-22 | 2001-02-13 | Conexant Systems, Inc. | Interconnect with low dielectric constant insulators for semiconductor integrated circuit manufacturing |
US6777320B1 (en) | 1998-11-13 | 2004-08-17 | Intel Corporation | In-plane on-chip decoupling capacitors and method for making same |
JP2000286254A (ja) * | 1999-03-31 | 2000-10-13 | Hitachi Ltd | 半導体集積回路装置およびその製造方法 |
JP4363716B2 (ja) * | 1999-06-25 | 2009-11-11 | 株式会社東芝 | Lsiの配線構造の設計方法 |
KR100854555B1 (ko) * | 1999-07-08 | 2008-08-26 | 가부시키가이샤 히타치세이사쿠쇼 | 반도체 장치 및 그 제조 방법 |
US6221780B1 (en) * | 1999-09-29 | 2001-04-24 | International Business Machines Corporation | Dual damascene flowable oxide insulation structure and metallic barrier |
US6528153B1 (en) * | 1999-09-30 | 2003-03-04 | Novellus Systems, Inc. | Low dielectric constant porous materials having improved mechanical strength |
JP2001223269A (ja) * | 2000-02-10 | 2001-08-17 | Nec Corp | 半導体装置およびその製造方法 |
US6365508B1 (en) * | 2000-07-18 | 2002-04-02 | Chartered Semiconductor Manufacturing Ltd. | Process without post-etch cleaning-converting polymer and by-products into an inert layer |
DE10059935A1 (de) * | 2000-11-28 | 2002-06-06 | Infineon Technologies Ag | Dicht gepackte Halbleiterstruktur und Verfahren zum Herstellen einer solchen |
US6984581B2 (en) | 2000-12-21 | 2006-01-10 | Intel Corporation | Structural reinforcement of highly porous low k dielectric films by ILD posts |
KR100354441B1 (en) * | 2000-12-27 | 2002-09-28 | Samsung Electronics Co Ltd | Method for fabricating spin-on-glass insulation layer of semiconductor device |
KR100568100B1 (ko) * | 2001-03-05 | 2006-04-05 | 삼성전자주식회사 | 트렌치형 소자 분리막 형성 방법 |
TW550642B (en) | 2001-06-12 | 2003-09-01 | Toshiba Corp | Semiconductor device with multi-layer interconnect and method fabricating the same |
TW544855B (en) * | 2001-06-25 | 2003-08-01 | Nec Electronics Corp | Dual damascene circuit with upper wiring and interconnect line positioned in regions formed as two layers including organic polymer layer and low-permittivity layer |
JP2003017564A (ja) * | 2001-07-04 | 2003-01-17 | Fujitsu Ltd | 半導体装置およびその製造方法 |
US6707093B2 (en) * | 2001-11-30 | 2004-03-16 | Stmicroelectronics, Inc. | Selective ionic implantation of fluoropolymer film to modify the sensitivity of underlying sensing capacitors |
US7042092B1 (en) * | 2001-12-05 | 2006-05-09 | National Semiconductor Corporation | Multilevel metal interconnect and method of forming the interconnect with capacitive structures that adjust the capacitance of the interconnect |
US6800548B2 (en) * | 2002-01-02 | 2004-10-05 | Intel Corporation | Method to avoid via poisoning in dual damascene process |
JP3775354B2 (ja) * | 2002-06-20 | 2006-05-17 | 松下電器産業株式会社 | 半導体装置およびその製造方法 |
US6562711B1 (en) * | 2002-06-28 | 2003-05-13 | Intel Corporation | Method of reducing capacitance of interconnect |
KR100431746B1 (ko) * | 2002-06-29 | 2004-05-17 | 주식회사 하이닉스반도체 | 펀치 발생을 억제할 수 있는 반도체소자 제조방법 |
US6750544B1 (en) * | 2002-07-31 | 2004-06-15 | Advanced Micro Devices | Metallization system for use in a semiconductor component |
JP3802002B2 (ja) * | 2003-03-27 | 2006-07-26 | 三星電子株式会社 | 半導体装置の製造方法 |
US20050107306A1 (en) * | 2003-05-16 | 2005-05-19 | Barr Philip J. | Treatment of respiratory disease associated with matrix metalloproteases by inhalation of synthetic matrix metalloprotease inhibitors |
US20040248400A1 (en) * | 2003-06-09 | 2004-12-09 | Kim Sun-Oo | Composite low-k dielectric structure |
JP2005142351A (ja) * | 2003-11-06 | 2005-06-02 | Nec Electronics Corp | 半導体装置およびその製造方法 |
US20050146048A1 (en) * | 2003-12-30 | 2005-07-07 | Dubin Valery M. | Damascene interconnect structures |
US7176575B2 (en) * | 2004-09-30 | 2007-02-13 | Intel Corporation | Input/output routing on an electronic device |
JP4984549B2 (ja) | 2006-01-27 | 2012-07-25 | 富士通セミコンダクター株式会社 | 半導体装置及びその製造方法 |
JP5326202B2 (ja) * | 2006-11-24 | 2013-10-30 | 富士通株式会社 | 半導体装置及びその製造方法 |
US8044381B2 (en) * | 2007-07-30 | 2011-10-25 | Hewlett-Packard Development Company, L.P. | Light emitting diode (LED) |
CN108028224B (zh) | 2015-10-16 | 2022-08-16 | 索尼公司 | 半导体装置以及半导体装置的制造方法 |
JP6272949B2 (ja) * | 2016-06-06 | 2018-01-31 | 東京エレクトロン株式会社 | パターン形成方法 |
JP2019114750A (ja) * | 2017-12-26 | 2019-07-11 | ルネサスエレクトロニクス株式会社 | 半導体装置およびその製造方法 |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5470693A (en) * | 1992-02-18 | 1995-11-28 | International Business Machines Corporation | Method of forming patterned polyimide films |
US5486493A (en) * | 1994-02-25 | 1996-01-23 | Jeng; Shin-Puu | Planarized multi-level interconnect scheme with embedded low-dielectric constant insulators |
DE69531571T2 (de) * | 1994-05-27 | 2004-04-08 | Texas Instruments Inc., Dallas | Verbesserungen in Bezug auf Halbleitervorrichtungen |
JPH0855913A (ja) * | 1994-06-07 | 1996-02-27 | Texas Instr Inc <Ti> | サブミクロン相互接続の選択的空隙充填方法 |
US5559367A (en) * | 1994-07-12 | 1996-09-24 | International Business Machines Corporation | Diamond-like carbon for use in VLSI and ULSI interconnect systems |
EP0703611B1 (de) * | 1994-08-31 | 2007-05-02 | Texas Instruments Incorporated | Verfahren zur Isolierung von Leitungen unter Verwendung von Materialien mit niedriger dielektrischer Konstante und damit hergestellte Strukturen |
EP0706215A3 (de) * | 1994-09-15 | 1996-11-20 | Texas Instruments Inc | Verbesserungen bezüglich Halbleitervorrichtungen und deren Herstellung |
JPH08162528A (ja) | 1994-10-03 | 1996-06-21 | Sony Corp | 半導体装置の層間絶縁膜構造 |
-
1996
- 1996-12-25 JP JP8344725A patent/JP2910713B2/ja not_active Expired - Fee Related
-
1997
- 1997-12-11 TW TW086118871A patent/TW360916B/zh active
- 1997-12-15 DE DE69730580T patent/DE69730580T2/de not_active Expired - Fee Related
- 1997-12-15 EP EP97122105A patent/EP0851471B1/de not_active Expired - Lifetime
- 1997-12-22 US US08/996,105 patent/US6222269B1/en not_active Expired - Lifetime
- 1997-12-23 KR KR1019970072499A patent/KR100283307B1/ko not_active IP Right Cessation
-
2000
- 2000-01-12 US US09/481,885 patent/US6294833B1/en not_active Expired - Lifetime
-
2001
- 2001-06-28 US US09/893,926 patent/US6483193B2/en not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
US20010048165A1 (en) | 2001-12-06 |
US6294833B1 (en) | 2001-09-25 |
EP0851471A3 (de) | 1999-06-09 |
EP0851471B1 (de) | 2004-09-08 |
DE69730580T2 (de) | 2005-09-15 |
KR19980064510A (ko) | 1998-10-07 |
EP0851471A2 (de) | 1998-07-01 |
KR100283307B1 (ko) | 2001-04-02 |
JP2910713B2 (ja) | 1999-06-23 |
US6222269B1 (en) | 2001-04-24 |
US6483193B2 (en) | 2002-11-19 |
TW360916B (en) | 1999-06-11 |
JPH10189716A (ja) | 1998-07-21 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
DE69730580D1 (de) | Verfahren zur Herstellung eines Halbleiterelements mit zwei Isolatoren unterschiedlicher Dielektrizitätskonstante | |
DE69528409D1 (de) | Verfahren zur Herstellung von Löchern in einer dielektrischen Schicht mit niedriger Dielektrizitätskonstante auf einer Halbleitervorrichtung | |
DE69524665D1 (de) | Verfahren zur Herstellung einer porösen dielektrischen Schicht für eine Halbleiteranordnung | |
DE69606478D1 (de) | Verfahren zur herstellung eines halbleiterbauteils mit bicmos schaltkreis | |
DE69727543D1 (de) | Verfahren zur Herstellung eines drahtgewickelten elektronischen Bauelements | |
DE69529942D1 (de) | Verfahren zur Herstellung eines Halbleiterbauelements mit einem kapazitiven Element | |
DE69211093D1 (de) | Verfahren zur Herstellung einer integrierten Schaltung mit selbstjustierten Kontakten zwischen eng beabstandeten Strukturen | |
DE69841854D1 (de) | Verfahren zur Herstellung eines Wertbeständigen Bipolartransistors mit elektrisch isolierenden Elementen | |
DE69435114D1 (de) | Verfahren zur Herstellung eines Halbleiterbauelements | |
DE69730940D1 (de) | Verfahren zur herstellung einer halbleiteranordnung | |
DE69333282D1 (de) | Verfahren zur Herstellung eines Halbleitersubstrats | |
DE69418302D1 (de) | Verfahren zur Herstellung einer Halbleitervorrichtung mit ebener Oberfläche | |
DE69311972D1 (de) | Verfahren zur Herstellung einer dielektrischen Schicht zwischen Magnetwiderstandsschichten für einen Lesekopf | |
DE69213094D1 (de) | Verfahren zur Herstellung einer Halbleiteranordnung mit einem Kondensator mit einem ferroelektrischen Dieletrikum und Halbleiteranordnung mit einem derartigen Kondensator | |
DE69606310D1 (de) | Oberflächenmontierte leitfähige bauelemente und verfahren zur herstellung derselben | |
DE60045375D1 (de) | Verfahren zur ätzung einer schicht mit niedriger dielektrizitätskonstante | |
DE19758977B8 (de) | Verfahren zur Herstellung eines Halbleiterbauelements | |
DE69613723D1 (de) | Verfahren zur Herstellung einer Halbleiteranordnung mit einem Kondensator | |
DE69926757D1 (de) | Verfahren zur herstellung eines wandlers mit vorgegebener spannung | |
DE69832226D1 (de) | Verfahren zur Herstellung einer Halbleitervorrichtung mit Aluminium-Kontakten oder -vias | |
DE69306600D1 (de) | Verfahren zur Herstellung eines mehrschichtigen Leitersubstrats | |
DE69719711D1 (de) | Verfahren zur Herstellung eines Bipolartransistors mit dielektrischer Isolation | |
DE69404356D1 (de) | Verfahren zur Herstellung einer Isolier-Vakuumplatte | |
DE69410137D1 (de) | Verfahren zur Herstellung einer chalkopyrit-Halbleiterschicht | |
DE69924338T8 (de) | Verfahren zur herstellung von halbleiterbauelementen mit einem graben-gate |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
8364 | No opposition during term of opposition | ||
8339 | Ceased/non-payment of the annual fee |