DE3740361C2 - - Google Patents
Info
- Publication number
- DE3740361C2 DE3740361C2 DE3740361A DE3740361A DE3740361C2 DE 3740361 C2 DE3740361 C2 DE 3740361C2 DE 3740361 A DE3740361 A DE 3740361A DE 3740361 A DE3740361 A DE 3740361A DE 3740361 C2 DE3740361 C2 DE 3740361C2
- Authority
- DE
- Germany
- Prior art keywords
- transistor
- line
- memory
- data
- memory transistor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
- 
        - G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C14/00—Digital stores characterised by arrangements of cells having volatile and non-volatile storage properties for back-up when the power is down
 
Landscapes
- Read Only Memory (AREA)
- Dram (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title | 
|---|---|---|---|
| JP61284645A JPS63138598A (ja) | 1986-11-28 | 1986-11-28 | 不揮発性半導体記憶装置 | 
Publications (2)
| Publication Number | Publication Date | 
|---|---|
| DE3740361A1 DE3740361A1 (de) | 1988-06-09 | 
| DE3740361C2 true DE3740361C2 (cs) | 1989-12-28 | 
Family
ID=17681148
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date | 
|---|---|---|---|
| DE19873740361 Granted DE3740361A1 (de) | 1986-11-28 | 1987-11-27 | Halbleiterdauerspeichereinrichtung | 
Country Status (3)
| Country | Link | 
|---|---|
| US (1) | US4813018A (cs) | 
| JP (1) | JPS63138598A (cs) | 
| DE (1) | DE3740361A1 (cs) | 
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title | 
|---|---|---|---|---|
| DE10211337A1 (de) * | 2002-03-14 | 2003-10-09 | Infineon Technologies Ag | Schaltkreis-Anordnung und Verfahren zum Betreiben einer Schaltkreis-Anordnung | 
Families Citing this family (29)
| Publication number | Priority date | Publication date | Assignee | Title | 
|---|---|---|---|---|
| US5075888A (en) * | 1988-01-09 | 1991-12-24 | Sharp Kabushiki Kaisha | Semiconductor memory device having a volatile memory device and a non-volatile memory device | 
| US5140552A (en) * | 1988-02-09 | 1992-08-18 | Sharp Kabushiki Kaisha | Semiconductor memory device having a volatile memory device and a non-volatile memory device | 
| US4935648A (en) * | 1988-06-15 | 1990-06-19 | Advance Micro Devices, Inc. | Optimized E2 pal cell for minimum read disturb | 
| US5020030A (en) * | 1988-10-31 | 1991-05-28 | Huber Robert J | Nonvolatile SNOS memory cell with induced capacitor | 
| US5262986A (en) * | 1989-01-31 | 1993-11-16 | Sharp Kabushiki Kaisha | Semiconductor memory device with volatile memory and non-volatile memory in latched arrangement | 
| JPH07109715B2 (ja) * | 1989-01-31 | 1995-11-22 | シャープ株式会社 | 半導体記憶装置 | 
| JP2583606B2 (ja) * | 1989-05-16 | 1997-02-19 | 富士通株式会社 | センスアンプ回路 | 
| WO1990015412A1 (en) * | 1989-06-08 | 1990-12-13 | Sierra Semiconductor Corporation | A high reliability non-volatile memory circuit and structure | 
| JP2609332B2 (ja) * | 1989-10-19 | 1997-05-14 | シャープ株式会社 | 半導体記憶装置 | 
| JP2698204B2 (ja) * | 1990-02-23 | 1998-01-19 | シャープ株式会社 | 半導体記憶装置 | 
| US5170373A (en) * | 1989-10-31 | 1992-12-08 | Sgs-Thomson Microelectronics, Inc. | Three transistor eeprom cell | 
| US5051951A (en) * | 1989-11-06 | 1991-09-24 | Carnegie Mellon University | Static RAM memory cell using N-channel MOS transistors | 
| US5022008A (en) * | 1989-12-14 | 1991-06-04 | Texas Instruments Incorporated | PROM speed measuring method | 
| JPH0810728B2 (ja) * | 1990-02-01 | 1996-01-31 | 株式会社東芝 | 半導体記憶装置 | 
| US5140551A (en) * | 1990-03-22 | 1992-08-18 | Chiu Te Long | Non-volatile dynamic random access memory array and the method of fabricating thereof | 
| US5258949A (en) * | 1990-12-03 | 1993-11-02 | Motorola, Inc. | Nonvolatile memory with enhanced carrier generation and method for programming the same | 
| JP2980797B2 (ja) * | 1993-12-03 | 1999-11-22 | シャープ株式会社 | Mos型スタティックメモリ装置 | 
| US5696917A (en) * | 1994-06-03 | 1997-12-09 | Intel Corporation | Method and apparatus for performing burst read operations in an asynchronous nonvolatile memory | 
| US5742542A (en) * | 1995-07-03 | 1998-04-21 | Advanced Micro Devices, Inc. | Non-volatile memory cells using only positive charge to store data | 
| US6424011B1 (en) | 1997-04-14 | 2002-07-23 | International Business Machines Corporation | Mixed memory integration with NVRAM, dram and sram cell structures on same substrate | 
| US5880991A (en) * | 1997-04-14 | 1999-03-09 | International Business Machines Corporation | Structure for low cost mixed memory integration, new NVRAM structure, and process for forming the mixed memory and NVRAM structure | 
| US6452856B1 (en) * | 1999-02-26 | 2002-09-17 | Micron Technology, Inc. | DRAM technology compatible processor/memory chips | 
| US6259126B1 (en) | 1999-11-23 | 2001-07-10 | International Business Machines Corporation | Low cost mixed memory integration with FERAM | 
| US20060155916A1 (en) * | 2005-01-11 | 2006-07-13 | Gilbert Carl L | Writing uncorrupted data to electronic memory | 
| US7387235B2 (en) * | 2005-03-16 | 2008-06-17 | Lear Corporation | Mutual authentication security system with recovery from partial programming | 
| IT1397227B1 (it) * | 2009-12-30 | 2013-01-04 | St Microelectronics Srl | Dispositivo di memoria con programmazione e cancellazione basata su effetto fowler-nordheim | 
| IT1397229B1 (it) * | 2009-12-30 | 2013-01-04 | St Microelectronics Srl | Dispositivo di memoria ftp programmabile e cancellabile a livello di cella | 
| IT1397228B1 (it) * | 2009-12-30 | 2013-01-04 | St Microelectronics Srl | Dispositivo di memoria con singolo transistore di selezione | 
| KR20150073635A (ko) * | 2013-12-23 | 2015-07-01 | 에스케이하이닉스 주식회사 | 반도체 칩, 이를 포함하는 스택 칩 및 그 테스트 방법 | 
Family Cites Families (9)
| Publication number | Priority date | Publication date | Assignee | Title | 
|---|---|---|---|---|
| US4223394A (en) * | 1979-02-13 | 1980-09-16 | Intel Corporation | Sensing amplifier for floating gate memory devices | 
| US4432072A (en) * | 1981-12-31 | 1984-02-14 | International Business Machines Corporation | Non-volatile dynamic RAM cell | 
| US4493056A (en) * | 1982-06-30 | 1985-01-08 | International Business Machines Corporation | RAM Utilizing offset contact regions for increased storage capacitance | 
| JPS5956292A (ja) * | 1982-09-24 | 1984-03-31 | Hitachi Ltd | 半導体記憶装置 | 
| US4611309A (en) * | 1984-09-24 | 1986-09-09 | Advanced Micro Devices, Inc. | Non-volatile dynamic RAM cell | 
| JPS61204897A (ja) * | 1985-03-08 | 1986-09-10 | Fujitsu Ltd | 半導体記憶装置 | 
| US4599706A (en) * | 1985-05-14 | 1986-07-08 | Xicor, Inc. | Nonvolatile electrically alterable memory | 
| US4658381A (en) * | 1985-08-05 | 1987-04-14 | Motorola, Inc. | Bit line precharge on a column address change | 
| JPS62266793A (ja) * | 1986-05-13 | 1987-11-19 | Mitsubishi Electric Corp | 不揮発性半導体記憶装置 | 
- 
        1986
        - 1986-11-28 JP JP61284645A patent/JPS63138598A/ja active Pending
 
- 
        1987
        - 1987-11-25 US US07/125,540 patent/US4813018A/en not_active Expired - Lifetime
- 1987-11-27 DE DE19873740361 patent/DE3740361A1/de active Granted
 
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title | 
|---|---|---|---|---|
| DE10211337A1 (de) * | 2002-03-14 | 2003-10-09 | Infineon Technologies Ag | Schaltkreis-Anordnung und Verfahren zum Betreiben einer Schaltkreis-Anordnung | 
| DE10211337B4 (de) * | 2002-03-14 | 2009-12-31 | Infineon Technologies Ag | Schaltkreis-Anordnung und Verfahren zum Betreiben einer Schaltkreis-Anordnung | 
Also Published As
| Publication number | Publication date | 
|---|---|
| DE3740361A1 (de) | 1988-06-09 | 
| JPS63138598A (ja) | 1988-06-10 | 
| US4813018A (en) | 1989-03-14 | 
Similar Documents
| Publication | Publication Date | Title | 
|---|---|---|
| DE3740361C2 (cs) | ||
| DE69222589T2 (de) | Nichtlöschbarer Halbleiterspeicher mit Reihendecoder | |
| DE69524572T2 (de) | Leseverstärkerschaltung für Halbleiterspeicheranordnungen | |
| DE3851479T2 (de) | Speicherzelle einer nichtflüchtigen Halbleiter-Speicheranordnung. | |
| DE3032657C2 (cs) | ||
| DE3839114C2 (de) | Nichtflüchtige programmierbare Halbleiterspeicheranordnung | |
| DE2601622C3 (de) | wertspeicheranordnung | |
| DE3875767T2 (de) | Halbleiter-festwertspeichereinrichtung. | |
| DE69900372T2 (de) | Versorgungsspannungsschalter | |
| DE3929816C2 (de) | Elektrisch löschbare und programmierbare Halbleiterspeichereinrichtung und Verfahren zum Löschen und Programmieren dieser Halbleiterspeichereinrichtung | |
| DE3687322T2 (de) | Halbleiterspeicheranordnung. | |
| DE2313917C3 (de) | Speicher mit redundanten Speicherstellen | |
| DE69325152T2 (de) | Nichtflüchtige Halbleiterspeicheranordnung | |
| DE69129138T2 (de) | DRAM mit einem Wortleitungsbetriebsschaltungssystem | |
| EP0393435B1 (de) | Statische Speicherzelle | |
| DE3850482T2 (de) | Elektrisch löschbarer und programmierbarer Festwertspeicher mit Stapelgatterzellen. | |
| DE68923942T2 (de) | Nichtflüchtiges Halbleiterspeichersystem. | |
| DE2557359A1 (de) | Gegen datenverlust bei netzausfall gesicherter dynamischer speicher | |
| DE69434550T2 (de) | Nichtflüchtiges Halbleiterspeicherbauelement, welches die Anforderungen an dessen Spannungsfestigkeit verringert | |
| DE3689450T2 (de) | Halbleiterspeicher mit einem Leseverfahren in einem grossen Speisespannungsbereich. | |
| DE4040492C2 (cs) | ||
| DE3878370T2 (de) | Nichtfluechtige halbleiterspeicheranordnung. | |
| DE3486418T2 (de) | Halbleiterspeicheranordnung | |
| DE2805664A1 (de) | Dynamischer lese/schreib-randomspeicher | |
| DE60003451T2 (de) | Wortleitungssignale einer flashspeicher bleiben überall auf dem chip verlustfrei | 
Legal Events
| Date | Code | Title | Description | 
|---|---|---|---|
| OP8 | Request for examination as to paragraph 44 patent law | ||
| D2 | Grant after examination | ||
| 8364 | No opposition during term of opposition | ||
| 8339 | Ceased/non-payment of the annual fee |