CN112435974B - 高强度dfn封装半导体器件 - Google Patents
高强度dfn封装半导体器件 Download PDFInfo
- Publication number
- CN112435974B CN112435974B CN202011403577.9A CN202011403577A CN112435974B CN 112435974 B CN112435974 B CN 112435974B CN 202011403577 A CN202011403577 A CN 202011403577A CN 112435974 B CN112435974 B CN 112435974B
- Authority
- CN
- China
- Prior art keywords
- parts
- chip
- semiconductor device
- heat dissipation
- packaged semiconductor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/36—Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
- H01L23/367—Cooling facilitated by shape of device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/29—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the material, e.g. carbon
- H01L23/293—Organic, e.g. plastic
- H01L23/295—Organic, e.g. plastic containing a filler
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32245—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48245—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
- H01L2224/48247—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/8338—Bonding interfaces outside the semiconductor or solid-state body
- H01L2224/83385—Shape, e.g. interlocking features
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Materials Engineering (AREA)
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
- Compositions Of Macromolecular Compounds (AREA)
Abstract
本发明公开了一种高强度DFN封装半导体器件,包括位于环氧绝缘体中的散热焊盘、芯片和导电焊盘,所述芯片位于散热焊盘上,位于散热焊盘周边设有若干个导电焊盘,所述导电焊盘和芯片通过一引线连接;所述环氧绝缘体的原料包括以下重量份组分:环氧树脂80份、线型酚醛树脂55份、液体丁腈橡胶16份、焦碳酸二乙酯8份、硅微粉80份、聚乙二醇单辛基苯基醚0.1份、3‑氨基丙基三乙氧基硅烷2份、醋酸丁酸纤维素5份、5‑氟‑2‑甲氧基苯胺2份、2,4,6‑三(二甲氨基甲基)苯酚5份、脱模剂3份、阻燃剂10份。本发明高强度DFN封装半导体器件散热效果、力学性能优异,增强了环氧绝缘体的整体力学性能,有效保证了封装结构稳定性。
Description
技术领域
本发明属于半导体器件技术领域,尤其涉及一种高强度DFN封装半导体器件。
背景技术
现有半导体芯片往往采用DFN电子封装工艺,可以让多个半导体器件进行封装连接,一般DFN封装结构是不具备引脚的。由于DFN封装不像传统的SOIC与TSOP封装那样具有鸥翼状引线,内部引脚与焊盘之间的导电路径短,自感系数以及封装体内布线电阻很低,所以它能提供卓越的电性能,而得到广泛应用。由于在封装过程中环氧树脂组成物流动性差或固化不均一,易导致内部的气体未被完全排出而产生气孔,进而导致封装器件吸湿导致可靠性失效,且内部气孔的产生还可能会导致导热性能降低从而引起电性方面的失效或热量损耗。因此,如何提供一种内部气孔的发生率低的高稳定性DFN封装器件,成为本领域技术人员努力的方向。
发明内容
本发明目的在于提供一种高强度DFN封装半导体器件,该高强度DFN封装半导体器件散热效果、力学性能优异,封装结构稳定可靠,具有广阔的应用前景。
为达到上述目的,本发明采用的技术方案是:一种高强度DFN封装半导体器件,包括位于环氧绝缘体中的散热焊盘、芯片和导电焊盘,所述芯片位于散热焊盘上,位于散热焊盘周边设有若干个导电焊盘,所述导电焊盘和芯片通过一引线连接;
所述散热焊盘的中央区开有一供芯片嵌入的沉槽,从而在散热焊盘的边缘区形成一围堰部,所述沉槽的底部和围堰部与芯片的下表面和侧壁之间均设置有银浆层,所述沉槽的底部开有若干个延伸至散热焊盘内的换热盲孔,所述换热盲孔中具有银浆填充部;
所述环氧绝缘体的原料包括以下重量份组分:环氧树脂80份、线型酚醛树脂55份、液体丁腈橡胶16份、焦碳酸二乙酯8份、硅微粉80份、聚乙二醇单辛基苯基醚 0.1份、3-氨基丙基三乙氧基硅烷2份、醋酸丁酸纤维素5份、5-氟-2-甲氧基苯胺2份、2,4,6-三(二甲氨基甲基)苯酚5份、脱模剂3份、阻燃剂10份。
上述技术方案中进一步改进的技术方案如下:
1. 上述方案中,所述沉槽深度不大于芯片厚度设置。
2. 上述方案中,所述换热盲孔为锥形盲孔,所述换热盲孔靠近芯片一端端口的孔径大于换热盲孔远离芯片一端端口的孔径。
3. 上述方案中,所述换热盲孔延伸至散热焊盘中下部。
由于上述技术方案的运用,本发明与现有技术相比具有下列优点:
1、本发明高强度DFN封装半导体器件,其在散热焊盘的中部开设与芯片匹配的沉槽,从而使得在贴装芯片时,工作人员将银浆置于沉槽中,并将对应的芯片安装进沉槽即可;此时,芯片下部嵌于沉槽中,不仅其底部能够通过形成的银浆层与沉槽底部粘结,芯片下部的侧壁也能与沉槽外部的围堰部的内壁通过银浆层相互粘结,不仅芯片与银浆层的接触面积有所增加,而且银浆层与散热焊盘的接触面积也有所增加,从而使得单位时间内,更多的热量在芯片与银浆层之间、银浆层与散热焊盘之间传导,进而改善DFN封装半导体器件的散热效果。
2、本发明高强度DFN封装半导体器件,在散热焊盘的中央区设置有沉槽,能方便工作人员校准芯片的安装位置,实现芯片的精确安装,提高芯片封装质量;同时,将芯片嵌装于沉槽中,能够定位芯片位置,配合银浆的设置保护芯片和与芯片连接的引线,提高封装质量;此外,沉槽底部开设换热盲孔,换热盲孔的设置能够容纳部分银浆,避免多余的银浆溢出沉槽,待换热盲孔中具有银浆填充部后,银浆与散热焊盘的接触面积进一步增加,封装散热效果得到进一步的提升。
3、本发明高强度DFN封装半导体器件,其环氧绝缘体配方在环氧树脂体系中加入了液体丁腈橡胶,采用2,4,6-三(二甲氨基甲基)苯酚作为固化促进剂,并额外添加了焦碳酸二乙酯和5-氟-2-甲氧基苯胺,提高了固化物的交联密度,从而增强了环氧绝缘体的整体力学性能,有效保证了封装结构稳定性。
4、本发明高强度DFN封装半导体器件,其环氧绝缘体配方采用环氧树脂和线型酚醛树脂,并添加聚乙二醇单辛基苯基醚和醋酸丁酸纤维素,降低了树脂体系与无机填料间的相互作用力,显著改善了组合物的流动性,能够有效降低封装后内部气孔的发生率,避免了气孔导致的导热性能降低进而引起电性方面的失效的问题,提高了封装成品率。
附图说明
附图1为本发明高强度DFN封装半导体器件结构示意图;
附图2为附图1的局部结构示意图。
以上附图中:1、散热焊盘;11、沉槽;12、围堰部;121、阶梯部;13、换热盲孔;2、银浆层;21、银浆填充部;3、芯片;4、导电焊盘;5、引线;6、环氧绝缘体。
具体实施方式
下面结合实施例对本发明作进一步描述:
实施例:一种高强度DFN封装半导体器件,包括位于环氧绝缘体6中的散热焊盘1、芯片3和导电焊盘4,所述芯片3位于散热焊盘1上,位于散热焊盘1周边设有若干个导电焊盘4,所述导电焊盘4和芯片3通过一引线5连接;
所述散热焊盘1的中央区开有一供芯片3嵌入的沉槽11,从而在散热焊盘1的边缘区形成一围堰部12,所述沉槽11的底部和围堰部12与芯片3的下表面和侧壁之间均设置有银浆层2,所述沉槽11的底部开有若干个延伸至散热焊盘1内的换热盲孔13,所述换热盲孔13中具有银浆填充部21;
上述沉槽11深度不大于芯片3厚度设置;
上述换热盲孔13为锥形盲孔,上述换热盲孔13靠近芯片3一端端口的孔径大于换热盲孔13远离芯片3一端端口的孔径;
上述换热盲孔13延伸至散热焊盘1中下部;
上述环氧绝缘体6的原料包括以下重量份组分:所述环氧绝缘体(6)的原料包括以下重量份组分:环氧树脂80份、线型酚醛树脂55份、液体丁腈橡胶16份、焦碳酸二乙酯8份、硅微粉80份、聚乙二醇单辛基苯基醚 0.1份、3-氨基丙基三乙氧基硅烷2份、醋酸丁酸纤维素5份、5-氟-2-甲氧基苯胺2份、2,4,6-三(二甲氨基甲基)苯酚5份、脱模剂3份、阻燃剂10份。
上述硅微粉为熔融硅微粉,上述硅微粉D50为4~8μm,上述硅微粉D100为10~25μm。
上述脱模剂为硬脂酸,阻燃剂为硼酸盐;实施例2中的脱模剂为硬脂酸盐,阻燃剂为硼酸盐;实施例3中的脱模剂为氧化聚乙烯蜡,阻燃剂为钼酸盐;实施例4中的脱模剂为硬脂酸和氧化聚乙烯蜡的混合物,阻燃剂为钼酸盐。
上述环氧绝缘体6的原料制备方法包括以下步骤:
S1. 先将硅微粉65~90份和阻燃剂与3-氨基丙基三乙氧基硅烷混合均匀,进行表面处理;
S2. 再加入环氧树脂、线型酚醛树脂、液体丁腈橡胶、焦碳酸二乙酯、聚乙二醇单辛基苯基醚、醋酸丁酸纤维素、5-氟-2-甲氧基苯胺、2,4,6-三(二甲氨基甲基)苯酚和脱模剂,混合均匀;
S3. 将混合物于90~110℃混炼3~5分钟,产物冷却后粉碎过筛。
对比例1~3:一种环氧绝缘体,原料包括以下重量份组分:
表1
上述硅微粉为熔融硅微粉,上述硅微粉D50为4~8μm,上述硅微粉D100为10~25μm。
对比例1中的脱模剂为硬脂酸,阻燃剂为硼酸盐;对比例2中的脱模剂为硬脂酸盐,阻燃剂为硼酸盐;对比例3中的脱模剂为氧化聚乙烯蜡,阻燃剂为钼酸盐。
制备工艺方法同实施例。
上述实施例和对比例1~3制得的环氧绝缘体的性能如表2所示:
表2
各实施例和对比例中,环氧绝缘体的成型条件均为:模具温度180℃,注射压力700kg/cm2,固化时间2min。
如表2的评价结果所示,各实施例中的环氧绝缘体无论是整体力学性能还是流动性均优于各对比例,用于DFN封装器件中能够保证封装结构稳定性,降低封装后内部气孔的发生率,提高封装成品率。
上述实施例只为说明本发明的技术构思及特点,其目的在于让熟悉此项技术的人士能够了解本发明的内容并据以实施,并不能以此限制本发明的保护范围。凡根据本发明精神实质所作的等效变化或修饰,都应涵盖在本发明的保护范围之内。
Claims (4)
1.一种高强度DFN封装半导体器件,其特征在于:包括位于环氧绝缘体(6)中的散热焊盘(1)、芯片(3)和导电焊盘(4),所述芯片(3)位于散热焊盘(1)上,位于散热焊盘(1)周边设有若干个导电焊盘(4),所述导电焊盘(4)和芯片(3)通过一引线(5)连接;
所述散热焊盘(1)的中央区开有一供芯片(3)嵌入的沉槽(11),从而在散热焊盘(1)的边缘区形成一围堰部(12),所述沉槽(11)的底部和围堰部(12)与芯片(3)的下表面和侧壁之间均设置有银浆层(2),所述沉槽(11)的底部开有若干个延伸至散热焊盘(1)内的换热盲孔(13),所述换热盲孔(13)中具有银浆填充部(21);
所述环氧绝缘体(6)的原料包括以下重量份组分:环氧树脂80份、线型酚醛树脂55份、液体丁腈橡胶16份、焦碳酸二乙酯8份、硅微粉80份、聚乙二醇单辛基苯基醚 0.1份、3-氨基丙基三乙氧基硅烷2份、醋酸丁酸纤维素5份、5-氟-2-甲氧基苯胺2份、2,4,6-三(二甲氨基甲基)苯酚5份、脱模剂3份、阻燃剂10份。
2.根据权利要求1所述的高强度DFN封装半导体器件,其特征在于:所述沉槽(11)深度不大于芯片(3)厚度设置。
3.根据权利要求1所述的高强度DFN封装半导体器件,其特征在于:所述换热盲孔(13)为锥形盲孔,所述换热盲孔(13)靠近芯片(3)一端端口的孔径大于换热盲孔(13)远离芯片(3)一端端口的孔径。
4.根据权利要求3所述的高强度DFN封装半导体器件,其特征在于:所述换热盲孔(13)延伸至散热焊盘(1)中下部。
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN202011403577.9A CN112435974B (zh) | 2019-02-22 | 2019-02-22 | 高强度dfn封装半导体器件 |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201910131735.0A CN109904131B (zh) | 2019-02-22 | 2019-02-22 | 高稳定性dfn封装器件 |
CN202011403577.9A CN112435974B (zh) | 2019-02-22 | 2019-02-22 | 高强度dfn封装半导体器件 |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201910131735.0A Division CN109904131B (zh) | 2019-02-22 | 2019-02-22 | 高稳定性dfn封装器件 |
Publications (2)
Publication Number | Publication Date |
---|---|
CN112435974A CN112435974A (zh) | 2021-03-02 |
CN112435974B true CN112435974B (zh) | 2022-07-19 |
Family
ID=66945245
Family Applications (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN202011463072.1A Active CN112563226B (zh) | 2019-02-22 | 2019-02-22 | 便于散热的dfn封装器件 |
CN201910131735.0A Active CN109904131B (zh) | 2019-02-22 | 2019-02-22 | 高稳定性dfn封装器件 |
CN202011403577.9A Active CN112435974B (zh) | 2019-02-22 | 2019-02-22 | 高强度dfn封装半导体器件 |
CN202011428825.5A Active CN112435975B (zh) | 2019-02-22 | 2019-02-22 | 散热dfn半导体器件封装结构 |
Family Applications Before (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN202011463072.1A Active CN112563226B (zh) | 2019-02-22 | 2019-02-22 | 便于散热的dfn封装器件 |
CN201910131735.0A Active CN109904131B (zh) | 2019-02-22 | 2019-02-22 | 高稳定性dfn封装器件 |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN202011428825.5A Active CN112435975B (zh) | 2019-02-22 | 2019-02-22 | 散热dfn半导体器件封装结构 |
Country Status (1)
Country | Link |
---|---|
CN (4) | CN112563226B (zh) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN111244247B (zh) * | 2020-01-16 | 2022-01-11 | 深圳市志金电子有限公司 | Mini LED封装基板制造工艺 |
Family Cites Families (25)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH07242733A (ja) * | 1994-03-05 | 1995-09-19 | Toshiba Chem Corp | エポキシ樹脂組成物および半導体封止装置 |
KR100335480B1 (ko) * | 1999-08-24 | 2002-05-04 | 김덕중 | 칩 패드가 방열 통로로 사용되는 리드프레임 및 이를 포함하는반도체 패키지 |
JP2001081286A (ja) * | 1999-09-13 | 2001-03-27 | Sumitomo Bakelite Co Ltd | 半導体用樹脂ペースト及びそれを用いた半導体装置 |
US20030006055A1 (en) * | 2001-07-05 | 2003-01-09 | Walsin Advanced Electronics Ltd | Semiconductor package for fixed surface mounting |
TW200425427A (en) * | 2003-05-02 | 2004-11-16 | Siliconware Precision Industries Co Ltd | Leadframe-based non-leaded semiconductor package and method of fabricating the same |
US20040235996A1 (en) * | 2003-05-23 | 2004-11-25 | Jayesh Shah | Foamable underfill encapsulant |
JP2007016063A (ja) * | 2005-07-05 | 2007-01-25 | San Apro Kk | 光半導体封止用エポキシ樹脂組成物 |
KR100782225B1 (ko) * | 2005-09-02 | 2007-12-05 | 엘에스전선 주식회사 | 함몰부가 형성된 다이패드를 구비한 리드프레임 및반도체 패키지 |
JP2008007692A (ja) * | 2006-06-30 | 2008-01-17 | Sumitomo Bakelite Co Ltd | 封止用エポキシ樹脂組成物及び電子部品装置 |
KR100984132B1 (ko) * | 2007-11-12 | 2010-09-28 | 삼성에스디아이 주식회사 | 반도체 패키지 및 그 실장방법 |
US7808089B2 (en) * | 2007-12-18 | 2010-10-05 | National Semiconductor Corporation | Leadframe having die attach pad with delamination and crack-arresting features |
JP2010062365A (ja) * | 2008-09-04 | 2010-03-18 | Hitachi Ltd | 半導体装置およびその製造方法 |
US9415392B2 (en) * | 2009-03-24 | 2016-08-16 | The University Of Chicago | Slip chip device and methods |
TWI492339B (zh) * | 2009-06-01 | 2015-07-11 | Shinetsu Chemical Co | A dam material composition for a bottom layer filler material for a multilayer semiconductor device, and a manufacturing method of a multilayer semiconductor device using the dam material composition |
US8410371B2 (en) * | 2009-09-08 | 2013-04-02 | Cree, Inc. | Electronic device submounts with thermally conductive vias and light emitting devices including the same |
JP2012084640A (ja) * | 2010-10-08 | 2012-04-26 | Fujifilm Corp | 積層体の製造方法 |
CN102191002B (zh) * | 2011-04-02 | 2014-04-09 | 烟台德邦科技有限公司 | 一种耐高湿高热单组分环氧胶粘剂及其制备方法 |
CN104681544A (zh) * | 2013-12-03 | 2015-06-03 | 上海北京大学微电子研究院 | 多芯片qfn封装结构 |
CN104673111B (zh) * | 2014-06-30 | 2017-01-11 | 广东丹邦科技有限公司 | 环氧树脂基各向异性导电胶膜的配方及制备方法 |
WO2016121356A1 (ja) * | 2015-01-30 | 2016-08-04 | パナソニックIpマネジメント株式会社 | 封止用エポキシ樹脂組成物、硬化物、及び半導体装置 |
KR102378915B1 (ko) * | 2015-01-30 | 2022-03-24 | 산아프로 가부시키가이샤 | 에폭시 수지 경화 촉진제 |
CN106479128A (zh) * | 2016-10-18 | 2017-03-08 | 北京中新泰合电子材料科技有限公司 | 一种光半导体器件封装用环氧树脂组合物及其制备方法 |
CN206864460U (zh) * | 2017-04-27 | 2018-01-09 | 江苏长电科技股份有限公司 | 一种防止芯片溢胶的封装结构 |
US10079198B1 (en) * | 2017-05-31 | 2018-09-18 | Stmicroelectronics, Inc. | QFN pre-molded leadframe having a solder wettable sidewall on each lead |
JP7010604B2 (ja) * | 2017-06-09 | 2022-01-26 | サンアプロ株式会社 | エポキシ樹脂硬化促進剤及びエポキシ樹脂組成物 |
-
2019
- 2019-02-22 CN CN202011463072.1A patent/CN112563226B/zh active Active
- 2019-02-22 CN CN201910131735.0A patent/CN109904131B/zh active Active
- 2019-02-22 CN CN202011403577.9A patent/CN112435974B/zh active Active
- 2019-02-22 CN CN202011428825.5A patent/CN112435975B/zh active Active
Also Published As
Publication number | Publication date |
---|---|
CN112563226B (zh) | 2022-07-19 |
CN112435975B (zh) | 2022-07-19 |
CN109904131B (zh) | 2020-11-17 |
CN112435975A (zh) | 2021-03-02 |
CN109904131A (zh) | 2019-06-18 |
CN112563226A (zh) | 2021-03-26 |
CN112435974A (zh) | 2021-03-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US11984545B2 (en) | Method of manufacturing a light emitting device | |
CN100378972C (zh) | 散热器及使用该散热器的封装体 | |
CN102627832A (zh) | 环氧树脂组合物及半导体器件 | |
JP2009513029A (ja) | 封止の改善された半導体装置 | |
CN112435974B (zh) | 高强度dfn封装半导体器件 | |
CN109950158B (zh) | 高导热dfn封装器件的制备方法 | |
JP5332094B2 (ja) | 半導体封止用樹脂組成物及び半導体装置 | |
KR102544119B1 (ko) | 전자 디바이스 밀봉용 수지 조성물 및 이를 사용하여 제조된 전자 디바이스 | |
CN109904125B (zh) | 耐高温qfn封装结构的制备方法 | |
CN113451235B (zh) | Qfn封装半导体器件 | |
KR102603421B1 (ko) | 집적 회로 패키징 구조 및 그 제조 방법 | |
US9230874B1 (en) | Integrated circuit package with a heat conductor | |
JP2827115B2 (ja) | 樹脂封止型半導体装置 | |
KR100564623B1 (ko) | 크랙을 예방하는 반도체 패키지 및 그 제조방법 | |
JP3259968B2 (ja) | 半導体装置の製法 | |
CN1449031A (zh) | 半导体器件 | |
KR19990036775A (ko) | 봉입 재료 및 그를 사용한 리드-온-칩 구조 반도체 장치 | |
JP5201451B2 (ja) | 半導体封止用エポキシ樹脂組成物 | |
JP2003168696A (ja) | 半導体装置の製造方法 | |
TWI252568B (en) | Device and method for cavity-down package | |
JP2008179724A (ja) | 半導体封止用エポキシ樹脂組成物およびそれを用いて得られた半導体装置 | |
JP2001345332A (ja) | 樹脂層付ウェハ、半導体装置およびそれらの製法ならびにそれらに用いられるエポキシ樹脂組成物製タブレット | |
TW201419426A (zh) | 封裝蓋體的製作方法 | |
JPH08116001A (ja) | 半導体装置 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PB01 | Publication | ||
PB01 | Publication | ||
SE01 | Entry into force of request for substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
GR01 | Patent grant | ||
GR01 | Patent grant |