CN112038322B - 薄膜覆晶封装结构以及薄膜覆晶封装方法 - Google Patents

薄膜覆晶封装结构以及薄膜覆晶封装方法 Download PDF

Info

Publication number
CN112038322B
CN112038322B CN202010842783.3A CN202010842783A CN112038322B CN 112038322 B CN112038322 B CN 112038322B CN 202010842783 A CN202010842783 A CN 202010842783A CN 112038322 B CN112038322 B CN 112038322B
Authority
CN
China
Prior art keywords
chip
groove
flexible substrate
substrate
binding pad
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
CN202010842783.3A
Other languages
English (en)
Other versions
CN112038322A (zh
Inventor
陈毅成
文红
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Wuhan China Star Optoelectronics Semiconductor Display Technology Co Ltd
Original Assignee
Wuhan China Star Optoelectronics Semiconductor Display Technology Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Wuhan China Star Optoelectronics Semiconductor Display Technology Co Ltd filed Critical Wuhan China Star Optoelectronics Semiconductor Display Technology Co Ltd
Priority to CN202010842783.3A priority Critical patent/CN112038322B/zh
Priority to US17/261,756 priority patent/US11916008B2/en
Priority to PCT/CN2020/113231 priority patent/WO2022036763A1/zh
Publication of CN112038322A publication Critical patent/CN112038322A/zh
Application granted granted Critical
Publication of CN112038322B publication Critical patent/CN112038322B/zh
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/4985Flexible insulating substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4846Leads on or in insulating or insulated substrates, e.g. metallisation
    • H01L21/4853Connection or disconnection of other leads to or from a metallisation, e.g. pins, wires, bumps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/12Mountings, e.g. non-detachable insulating substrates
    • H01L23/13Mountings, e.g. non-detachable insulating substrates characterised by the shape
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • H01L23/49816Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49838Geometry or layout
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L24/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/32227Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the layer connector connecting to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/81986Specific sequence of steps, e.g. repetition of manufacturing steps, time sequence
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/838Bonding techniques
    • H01L2224/8385Bonding techniques using a polymer adhesive, e.g. an adhesive based on silicone, epoxy, polyimide, polyester
    • H01L2224/83851Bonding techniques using a polymer adhesive, e.g. an adhesive based on silicone, epoxy, polyimide, polyester being an anisotropic conductive adhesive

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Ceramic Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Geometry (AREA)
  • Wire Bonding (AREA)

Abstract

本发明提供一种薄膜覆晶封装结构以及薄膜覆晶封装方法。所述薄膜覆晶封装结构包括柔性基板以及芯片。所述柔性基板包括开设于所述柔性基板的第一表面的第一凹槽、设置于所述第一凹槽中的凸起、以及设置于所述第一凹槽的基板绑定垫。所述芯片包括开设于所述芯片的第二表面的第二凹槽、以及设置于所述第二表面与所述基板绑定垫相对应的芯片绑定垫。所述柔性基板的所述第一凹槽与所述芯片的周缘形状相配合,所述第二凹槽与所述第一凹槽的所述凸起相配合,使得所述芯片嵌合于所述柔性基板。所述芯片绑定垫与所述基板绑定垫电性连接。

Description

薄膜覆晶封装结构以及薄膜覆晶封装方法
技术领域
本申请涉及芯片绑定技术领域,特别是涉及一种薄膜覆晶封装结构以及薄膜覆晶封装方法。
背景技术
在传统的显示屏中,其芯片(chip)是通过玻璃覆晶(chip on glass,COG)封装绑定在显示屏边框的玻璃基板上。这种方法可以有效缩小显示屏的驱动模块的体积,进而提供使用这种显示屏的电子装置的内部有更大的空间容纳其他电子零件。
随着显示技术的发展以及消费者的使用需求,具有窄边框的显示屏的需求越来越大,新的技术应运而生。薄膜覆晶(chip on film,COF)封装在窄边框显示屏中扮演重要的角色。薄膜覆晶封装是将显示屏的芯片绑定在显示屏的柔性基板上,这既拥有玻璃覆晶封装的优点,也能更进一步的缩小显示屏的边框宽度。
然而,这种设计会增加柔性基板与芯片的整体厚度,不利于电子装置的内部空间配置。同时,在柔性基板上绑定刚性的芯片的作法,将会产生芯片侧边受水汽干扰、芯片位移的风险。
因此需要一种改良薄膜覆晶封装的结构以及方法,来减低传统的薄膜覆晶封装结构的整体厚度、提升芯片与柔性基板绑定的密封性、以及加强芯片与柔性基板绑定的稳固性。
发明内容
为解决上述问题,本发明提供一种薄膜覆晶封装结构。所述薄膜覆晶封装结构包括:柔性基板,包括开设于所述柔性基板的第一表面的第一凹槽、设置于所述第一凹槽中的凸起、以及设置于所述第一凹槽的基板绑定垫;以及芯片,包括开设于所述芯片的第二表面的第二凹槽、以及设置于所述第二表面与所述基板绑定垫相对应的芯片绑定垫。所述柔性基板的所述第一凹槽与所述芯片的周缘形状相配合,所述第二凹槽与所述第一凹槽的所述凸起相配合,使得所述芯片嵌合于所述柔性基板。所述芯片绑定垫与所述基板绑定垫电性连接。
在本发明所述的薄膜覆晶封装结构中,所述第一凹槽的所述凸起为柱状或长条堤形。
在本发明所述的薄膜覆晶封装结构中,所述第一凹槽的所述凸起设置于所述第一凹槽中的角落或边缘。
在本发明所述的薄膜覆晶封装结构中,所述第一凹槽的深度在10微米至100微米之间。
在本发明所述的薄膜覆晶封装结构中,所述芯片与所述柔性基板的所述第一凹槽之间的间隙在10微米至30微米之间。
在本发明所述的薄膜覆晶封装结构中,所述芯片与所述柔性基板的所述第一凹槽之间的间隙填充有密封胶。
在本发明所述的薄膜覆晶封装结构中,所述芯片绑定垫与所述基板绑定垫通过异方性导电膜电性连接。
本发明还提供一种薄膜覆晶封装方法。所述薄膜覆晶封装方法包括以下步骤:
步骤S10:提供柔性基板以及芯片;
步骤S20:在所述柔性基板的第一表面形成第一凹槽,其中,所述第一凹槽与所述芯片的周缘形状相配合,以及所述第一凹槽中设有凸起;
步骤S30:在所述柔性基板的所述第一凹槽中设置基板绑定垫;
步骤S40:在所述芯片的第二表面形成与所述第一凹槽的所述凸起相配合的第二凹槽;
步骤S50:在所述芯片的所述第二表面设置与所述基板绑定垫相对应的芯片绑定垫;以及
步骤S60:将所述芯片嵌合于所述柔性基板,并且电性连接所述芯片绑定垫以及所述基板绑定垫。
在本发明所述的薄膜覆晶封装方法中,所述第一凹槽的所述凸起形成为柱状或长条堤形。
在本发明所述的薄膜覆晶封装方法中,还包括以下步骤:
步骤S50:在所述芯片与所述柔性基板的所述第一凹槽之间的间隙填充密封胶。
本发明所提供的所述薄膜覆晶封装结构以及所述薄膜覆晶封装方法能够减低传统的薄膜覆晶封装结构的整体厚度、提升所述芯片与所述柔性基板绑定的密封性、以及加强所述芯片与所述柔性基板绑定的稳固性。
附图说明
图1为本发明的柔性基板的结构示意图。
图2为本发明的芯片的结构示意图。
图3为图1中的A-A剖面放大图。
图4为图2中的B-B剖面放大图。
图5为本发明的薄膜覆晶封装结构的示意图。
具体实施方式
藉由以下具体实施例之详述,更加清楚描述本发明之特征与精神,而并非以所揭露的具体实施例来对本发明之范畴加以限制。相反地,其目的是希望能涵盖各种改变及具相等性的安排于本发明所欲申请之权利要求的范畴内。
在传统薄膜覆晶(chip on film,COF)封装中,显示面板与电子装置主板之间通常采用柔性基板进行连接,并且直接在所述柔性基板上绑定(bonding)芯片。本发明针对传统的薄膜覆晶封装结构的缺点做出改良。
请参照图1以及图2。图1为本发明的柔性基板100的结构示意图。图2为本发明的芯片200的结构示意图。所述柔性基板100的一个主要表面为第一表面110。所述芯片200的一个主要表面为第二表面210。
首先,通过光刻工艺蚀刻所述柔性基板100的所述第一表面110,形成一个与所述芯片200周缘形状相配合的第一凹槽120。在蚀刻所述柔性基板100的制程中,通过掩膜板的设计便可以调整所述第一凹槽120形成的形状;通过蚀刻的时间或工序便可以调整所述第一凹槽120形成的深度D。
本发明在所述第一凹槽120中设计凸起121。在本实施例中,如图1所示,以设置于所述第一凹槽120中的四个角落的四个柱状所述凸起121作为范例说明。所述凸起121的造型不限为柱状,也可以为长条堤形;并且不限制为偶数数量、或是对称设置于所述第一凹槽120的角落或边缘;也即,实际实施不以本发明实施例为限。在蚀刻所述柔性基板100的制程中,依据需求设计所述掩膜板,四个所述凸起121为所述柔性基板100不被蚀刻的区域。相对应地,本发明在所述芯片200的所述第二表面210上也通过光刻工艺蚀刻出与所述柔性基板100的所述凸起121相配合的第二凹槽221。
由于所述柔性基板100的所述第一凹槽120与所述芯片200周缘形状相配合、所述芯片200的所述第二凹槽221与所述柔性基板100的所述凸起121相配合,因此,所述芯片200得以嵌合于所述柔性基板100。
接着,为了达成所述芯片200与所述柔性基板100的绑定,所述柔性基板100的所述第一凹槽120还设置有基板绑定垫122,以及所述芯片200的所述第二表面210也设置有与所述基板绑定垫122相对应的芯片绑定垫222。所述基板绑定垫122作为所述柔性基板100中的电路引脚,用以电性连接所述芯片200的所述芯片绑定垫222。
请参照图3,其为图1的所述柔性基板100的A-A剖面放大图。在本发明中,所述柔性基板100被蚀刻出的所述第一凹槽120的所述深度D范围为10微米(μm)至100微米(μm)。经过发明人的计算与实验,在这个范围区间的所述深度D既可达到减薄所述柔性基板100的效果,又不影响所述柔性基板100的材料强度。
请参照图4,其为图2中所述芯片200的B-B剖面放大图。需要说明的是,由于所述第二凹槽221是针对所述芯片200的本体进行除料,所述第二凹槽221的设置必须依据所述芯片200内部的集成电路(图中未示)设计调整,以免影响所述芯片200的正常运作。
请参照图5,其为本发明的薄膜覆晶封装结构的示意图。当所述芯片200绑定到所述柔性基板100的所述第一凹槽120时,所述第一凹槽120的所述凸起121能起到所述芯片200的定位以及限位用途,也即,所述芯片200的所述第二凹槽221将对应地嵌入所述第一凹槽120的所述凸起121。
所述芯片200的所述芯片绑定垫222与所述柔性基板100的所述基板绑定垫122之间还贴附有异方性导电膜(anisotropic conductive film,ACF)300。通过所述异方性导电膜300,有效地绑定所述柔性基板100与所述芯片200。
另外,所述柔性基板100的所述第一凹槽120与所述芯片200的所述周缘形状相配合,两者为间隙配合。本发明将所述第一凹槽120的周缘形状设计为约略大于所述芯片200的所述周缘形状,两者之间具有间隙G。所述间隙G范围为10微米(μm)至30微米(μm)。经过发明人的计算与实验,在这个范围区间的所述间隙G既可达到所述柔性基板100可弯折的特点,又不影响所述柔性基板100与所述芯片200绑定的偏移或错位。
在所述柔性基板100与所述芯片200绑定后,所述芯片200与所述柔性基板100的所述第一凹槽120之间的所述间隙G填充密封胶400,以保护绑定的密封性。
相较于所述传统薄膜覆晶封装结构,本发明提供的所述薄膜覆晶封装结构以及薄膜覆晶封装方法能够将所述薄膜覆晶封装结构的整体厚度T大大减薄约10微米(μm)至100微米(μm)。并且通过所述柔性基板100的所述第一凹槽120的所述凸起121与所述芯片200的所述第二凹槽221的配合,能够加强所述芯片200与所述柔性基板100绑定的稳固性。同时,所述芯片200与所述柔性基板100的所述第一凹槽120之间的所述间隙G填充有所述密封胶400,能够提升所述芯片200与所述柔性基板100绑定的密封性。
虽然本发明已用优选实施例揭露如上,然其并非用以限定本发明,本发明所属技术领域中具有通常知识者,在不脱离本发明之精神和范围内,当可作各种之更动与润饰,因此本发明之保护范围当视权利要求书所界定范围为准。

Claims (4)

1.一种薄膜覆晶封装结构,其特征在于,包括:
柔性基板,包括开设于所述柔性基板的第一表面的第一凹槽、设置于所述第一凹槽中的凸起、以及设置于所述第一凹槽的基板绑定垫;以及
芯片,包括开设于所述芯片的第二表面的第二凹槽、以及设置于所述第二表面与所述基板绑定垫相对应的芯片绑定垫;
其中,所述柔性基板的所述第一凹槽与所述芯片的周缘形状相配合,所述第二凹槽与所述第一凹槽的所述凸起相配合,使得所述芯片嵌合于所述柔性基板;以及
所述芯片绑定垫与所述基板绑定垫电性连接;
所述第一凹槽的所述凸起为柱状或长条堤形,所述第一凹槽的所述凸起设置于所述第一凹槽中的角落或边缘,所述凸起用于所述芯片的定位以及限位;
所述芯片与所述柔性基板的所述第一凹槽的侧壁之间的间隙在10微米至30微米之间;
仅在所述芯片与所述柔性基板的所述第一凹槽的侧壁之间的间隙填充有密封胶。
2.如权利要求1所述的薄膜覆晶封装结构,其特征在于,所述第一凹槽的深度在10微米至100微米之间。
3.如权利要求1所述的薄膜覆晶封装结构,其特征在于,所述芯片绑定垫与所述基板绑定垫通过异方性导电膜电性连接。
4.一种薄膜覆晶封装方法,其特征在于,包括以下步骤:
步骤S10:提供柔性基板以及芯片;
步骤S20:在所述柔性基板的第一表面形成第一凹槽,其中,所述第一凹槽与所述芯片的周缘形状相配合,以及所述第一凹槽中设有凸起;
步骤S30:在所述柔性基板的所述第一凹槽中设置基板绑定垫;
步骤S40:在所述芯片的第二表面形成与所述第一凹槽的所述凸起相配合的第二凹槽;
步骤S50:在所述芯片的所述第二表面设置与所述基板绑定垫相对应的芯片绑定垫;以及
步骤S60:将所述芯片嵌合于所述柔性基板,并且电性连接所述芯片绑定垫以及所述基板绑定垫;
所述第一凹槽的所述凸起为柱状或长条堤形,所述第一凹槽的所述凸起设置于所述第一凹槽中的角落或边缘,所述凸起用于所述芯片的定位以及限位;
步骤S70:仅在所述芯片与所述柔性基板的所述第一凹槽的侧壁之间的间隙填充密封胶,所述芯片与所述柔性基板的所述第一凹槽的侧壁之间的间隙在10微米至30微米之间。
CN202010842783.3A 2020-08-20 2020-08-20 薄膜覆晶封装结构以及薄膜覆晶封装方法 Active CN112038322B (zh)

Priority Applications (3)

Application Number Priority Date Filing Date Title
CN202010842783.3A CN112038322B (zh) 2020-08-20 2020-08-20 薄膜覆晶封装结构以及薄膜覆晶封装方法
US17/261,756 US11916008B2 (en) 2020-08-20 2020-09-03 Chip-on-film packaging structure and chip-on-film packaging method
PCT/CN2020/113231 WO2022036763A1 (zh) 2020-08-20 2020-09-03 薄膜覆晶封装结构以及薄膜覆晶封装方法

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN202010842783.3A CN112038322B (zh) 2020-08-20 2020-08-20 薄膜覆晶封装结构以及薄膜覆晶封装方法

Publications (2)

Publication Number Publication Date
CN112038322A CN112038322A (zh) 2020-12-04
CN112038322B true CN112038322B (zh) 2022-02-22

Family

ID=73579916

Family Applications (1)

Application Number Title Priority Date Filing Date
CN202010842783.3A Active CN112038322B (zh) 2020-08-20 2020-08-20 薄膜覆晶封装结构以及薄膜覆晶封装方法

Country Status (3)

Country Link
US (1) US11916008B2 (zh)
CN (1) CN112038322B (zh)
WO (1) WO2022036763A1 (zh)

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN113990830B (zh) * 2021-12-29 2022-04-12 深圳市思坦科技有限公司 封装结构及用于制造封装结构的方法
CN114743464B (zh) * 2022-05-20 2023-11-28 昆山国显光电有限公司 驱动模块以及显示装置

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6838758B1 (en) * 2000-05-10 2005-01-04 Advanced Micro Devices, Inc. Package and method for making an underfilled integrated circuit
CN101295682A (zh) * 2007-04-25 2008-10-29 群康科技(深圳)有限公司 薄膜覆晶封装结构
CN101483158A (zh) * 2008-01-07 2009-07-15 瑞鼎科技股份有限公司 芯片、芯片制造方法以及芯片封装结构
CN102142402A (zh) * 2010-02-02 2011-08-03 力成科技股份有限公司 维持焊接定位的覆晶封装构造
CN109003998A (zh) * 2018-06-25 2018-12-14 云谷(固安)科技有限公司 一种柔性显示面板和柔性显示装置

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100543836B1 (ko) * 1997-08-19 2006-01-23 가부시키가이샤 히타치세이사쿠쇼 멀티칩 모듈 구조체 및 그 제작 방법
TW483074B (en) * 1999-05-14 2002-04-11 Seiko Epson Corp Semiconductor apparatus, its manufacturing method, circuit board and electronic machine
CN1319159C (zh) * 2003-03-26 2007-05-30 矽品精密工业股份有限公司 具有散热片的半导体封装件
US8847366B1 (en) * 2013-03-12 2014-09-30 Jung-Chi HSIEN Rectifier diode
CN110379312B (zh) * 2019-07-23 2022-01-14 广州国显科技有限公司 一种显示装置和显示设备
CN111370336B (zh) * 2020-03-12 2022-02-01 浙江大学 一种凹槽芯片放置的封装方法

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6838758B1 (en) * 2000-05-10 2005-01-04 Advanced Micro Devices, Inc. Package and method for making an underfilled integrated circuit
CN101295682A (zh) * 2007-04-25 2008-10-29 群康科技(深圳)有限公司 薄膜覆晶封装结构
CN101483158A (zh) * 2008-01-07 2009-07-15 瑞鼎科技股份有限公司 芯片、芯片制造方法以及芯片封装结构
CN102142402A (zh) * 2010-02-02 2011-08-03 力成科技股份有限公司 维持焊接定位的覆晶封装构造
CN109003998A (zh) * 2018-06-25 2018-12-14 云谷(固安)科技有限公司 一种柔性显示面板和柔性显示装置

Also Published As

Publication number Publication date
CN112038322A (zh) 2020-12-04
WO2022036763A1 (zh) 2022-02-24
US11916008B2 (en) 2024-02-27
US20220199496A1 (en) 2022-06-23

Similar Documents

Publication Publication Date Title
CN112038322B (zh) 薄膜覆晶封装结构以及薄膜覆晶封装方法
JP5315747B2 (ja) 表示装置
CN110333755A (zh) 电子设备
US20230170356A1 (en) Array substrate and display device
CN111880679A (zh) 触控显示装置
CN111638607B (zh) 窄边框显示面板及其制备方法
WO2021042536A1 (zh) 显示模组及显示装置
JP2009300854A (ja) 液晶ディスプレイパネル、電子機器及びディスプレイパネル
JP2001305568A (ja) 液晶モジュール
US20240036370A1 (en) Electronic structure
CN113419373A (zh) 显示模组及其制备方法、显示装置
JP2010224097A (ja) 液晶装置
CN108139641B (zh) 液晶显示装置
KR100858389B1 (ko) 액정표시장치 형성용 구성체, 액정셀, 및 액정표시장치와그 제조 방법
CN114708800A (zh) 柔性显示模组及显示装置
US11537011B2 (en) Display device
CN111650771B (zh) 阵列基板及其制作方法和显示装置
CN111882989B (zh) 显示面板及显示装置
CN111427209A (zh) 液晶显示面板
WO2022193360A1 (zh) 显示面板和显示装置
CN111830754A (zh) 液晶显示装置
JP4368774B2 (ja) 液晶表示装置
CN217880696U (zh) 显示模组及显示装置
US11825600B2 (en) Printed circuit board, display device, and manufacturing method of display device
JP4539268B2 (ja) 実装構造体

Legal Events

Date Code Title Description
PB01 Publication
PB01 Publication
SE01 Entry into force of request for substantive examination
SE01 Entry into force of request for substantive examination
GR01 Patent grant
GR01 Patent grant