CN106470953B - 用于制造穿通玻璃通孔的接合材料的回蚀工艺 - Google Patents
用于制造穿通玻璃通孔的接合材料的回蚀工艺 Download PDFInfo
- Publication number
- CN106470953B CN106470953B CN201580036200.5A CN201580036200A CN106470953B CN 106470953 B CN106470953 B CN 106470953B CN 201580036200 A CN201580036200 A CN 201580036200A CN 106470953 B CN106470953 B CN 106470953B
- Authority
- CN
- China
- Prior art keywords
- glass substrate
- face
- bonding layer
- hole
- glass
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Classifications
-
- C—CHEMISTRY; METALLURGY
- C03—GLASS; MINERAL OR SLAG WOOL
- C03C—CHEMICAL COMPOSITION OF GLASSES, GLAZES OR VITREOUS ENAMELS; SURFACE TREATMENT OF GLASS; SURFACE TREATMENT OF FIBRES OR FILAMENTS MADE FROM GLASS, MINERALS OR SLAGS; JOINING GLASS TO GLASS OR OTHER MATERIALS
- C03C15/00—Surface treatment of glass, not in the form of fibres or filaments, by etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/486—Via connections through the substrate with or without pins
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/683—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L21/6835—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/12—Mountings, e.g. non-detachable insulating substrates
- H01L23/14—Mountings, e.g. non-detachable insulating substrates characterised by the material or its electrical properties
- H01L23/15—Ceramic or glass substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49827—Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49838—Geometry or layout
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49866—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers characterised by the materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49866—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers characterised by the materials
- H01L23/49894—Materials of the insulating layers or coatings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68318—Auxiliary support including means facilitating the separation of a device or wafer from the auxiliary support
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68345—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used as a support during the manufacture of self supporting substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68359—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used as a support during manufacture of interconnect decals or build up layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68381—Details of chemical or physical process used for separating the auxiliary support from a device or wafer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Chemical & Material Sciences (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Organic Chemistry (AREA)
- Materials Engineering (AREA)
- Geochemistry & Mineralogy (AREA)
- General Chemical & Material Sciences (AREA)
- Life Sciences & Earth Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Geometry (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Printing Elements For Providing Electric Connections Between Printed Circuits (AREA)
- Surface Treatment Of Glass (AREA)
- Drying Of Semiconductors (AREA)
- Weting (AREA)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US201461986370P | 2014-04-30 | 2014-04-30 | |
| US61/986,370 | 2014-04-30 | ||
| PCT/US2015/028200 WO2015168236A1 (en) | 2014-04-30 | 2015-04-29 | Etch back processes of bonding material for the manufacture of through-glass vias |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| CN106470953A CN106470953A (zh) | 2017-03-01 |
| CN106470953B true CN106470953B (zh) | 2019-03-12 |
Family
ID=53177892
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CN201580036200.5A Expired - Fee Related CN106470953B (zh) | 2014-04-30 | 2015-04-29 | 用于制造穿通玻璃通孔的接合材料的回蚀工艺 |
Country Status (7)
| Country | Link |
|---|---|
| US (2) | US9263300B2 (enExample) |
| EP (1) | EP3138120B1 (enExample) |
| JP (1) | JP2017520906A (enExample) |
| KR (1) | KR20160145801A (enExample) |
| CN (1) | CN106470953B (enExample) |
| TW (1) | TWI659002B (enExample) |
| WO (1) | WO2015168236A1 (enExample) |
Families Citing this family (15)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN106470953B (zh) * | 2014-04-30 | 2019-03-12 | 康宁股份有限公司 | 用于制造穿通玻璃通孔的接合材料的回蚀工艺 |
| US10410883B2 (en) | 2016-06-01 | 2019-09-10 | Corning Incorporated | Articles and methods of forming vias in substrates |
| US10794679B2 (en) | 2016-06-29 | 2020-10-06 | Corning Incorporated | Method and system for measuring geometric parameters of through holes |
| US10134657B2 (en) | 2016-06-29 | 2018-11-20 | Corning Incorporated | Inorganic wafer having through-holes attached to semiconductor wafer |
| US11251109B2 (en) * | 2016-11-18 | 2022-02-15 | Samtec, Inc. | Filling materials and methods of filling through holes of a substrate |
| CN108231646A (zh) * | 2016-12-13 | 2018-06-29 | 中芯国际集成电路制造(上海)有限公司 | 一种半导体器件的制造方法 |
| US10580725B2 (en) | 2017-05-25 | 2020-03-03 | Corning Incorporated | Articles having vias with geometry attributes and methods for fabricating the same |
| US11078112B2 (en) | 2017-05-25 | 2021-08-03 | Corning Incorporated | Silica-containing substrates with vias having an axially variable sidewall taper and methods for forming the same |
| US12180108B2 (en) | 2017-12-19 | 2024-12-31 | Corning Incorporated | Methods for etching vias in glass-based articles employing positive charge organic molecules |
| US11554984B2 (en) | 2018-02-22 | 2023-01-17 | Corning Incorporated | Alkali-free borosilicate glasses with low post-HF etch roughness |
| CN112154538A (zh) | 2018-03-30 | 2020-12-29 | 申泰公司 | 导电过孔及其制造方法 |
| US11148935B2 (en) | 2019-02-22 | 2021-10-19 | Menlo Microsystems, Inc. | Full symmetric multi-throw switch using conformal pinched through via |
| WO2021167787A1 (en) * | 2020-02-18 | 2021-08-26 | Corning Incorporated | Etching of glass surfaces to reduce electrostatic charging during processing |
| US11856711B2 (en) * | 2020-10-28 | 2023-12-26 | Infineon Technologies Austria Ag | Rogowski coil integrated in glass substrate |
| CN117747504B (zh) * | 2023-12-20 | 2024-07-19 | 西安赛富乐斯半导体科技有限公司 | 粘合胶层厚度调整方法 |
Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN101238572A (zh) * | 2005-08-05 | 2008-08-06 | 美光科技公司 | 形成贯穿晶片互连的方法和由其形成的结构 |
| CN102246292A (zh) * | 2008-10-10 | 2011-11-16 | 台湾积体电路制造股份有限公司 | 在用于3d封装的晶片中电镀晶片贯通孔的方法 |
| US20130118793A1 (en) * | 2010-07-22 | 2013-05-16 | Canon Kabushiki Kaisha | Method for filling through hole of substrate with metal and substrate |
| WO2014038326A1 (ja) * | 2012-09-07 | 2014-03-13 | 旭硝子株式会社 | インターポーザ用の中間品を製造する方法およびインターポーザ用の中間品 |
Family Cites Families (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2006161124A (ja) * | 2004-12-09 | 2006-06-22 | Canon Inc | 貫通電極の形成方法 |
| US7425507B2 (en) | 2005-06-28 | 2008-09-16 | Micron Technology, Inc. | Semiconductor substrates including vias of nonuniform cross section, methods of forming and associated structures |
| JP4889974B2 (ja) * | 2005-08-01 | 2012-03-07 | 新光電気工業株式会社 | 電子部品実装構造体及びその製造方法 |
| JP2007067031A (ja) * | 2005-08-30 | 2007-03-15 | Tdk Corp | 配線基板の製造方法 |
| JP5201048B2 (ja) * | 2009-03-25 | 2013-06-05 | 富士通株式会社 | 半導体装置とその製造方法 |
| US20110229687A1 (en) | 2010-03-19 | 2011-09-22 | Qualcomm Incorporated | Through Glass Via Manufacturing Process |
| US8411459B2 (en) | 2010-06-10 | 2013-04-02 | Taiwan Semiconductor Manufacturing Company, Ltd | Interposer-on-glass package structures |
| KR101917401B1 (ko) | 2010-11-30 | 2018-11-09 | 코닝 인코포레이티드 | 유리 홀의 고밀도 어레이를 형성하는 방법 |
| TWI547454B (zh) | 2011-05-31 | 2016-09-01 | 康寧公司 | 於玻璃中高速製造微孔洞的方法 |
| CN103493602B (zh) * | 2011-07-14 | 2016-06-08 | 株式会社岛津制作所 | 等离子体处理装置 |
| KR20150120939A (ko) | 2012-11-29 | 2015-10-28 | 코닝 인코포레이티드 | 레이저 드릴링 기판용 희생 커버 층 및 그에 대한 방법 |
| US9425125B2 (en) * | 2014-02-20 | 2016-08-23 | Altera Corporation | Silicon-glass hybrid interposer circuitry |
| CN106470953B (zh) * | 2014-04-30 | 2019-03-12 | 康宁股份有限公司 | 用于制造穿通玻璃通孔的接合材料的回蚀工艺 |
-
2015
- 2015-04-29 CN CN201580036200.5A patent/CN106470953B/zh not_active Expired - Fee Related
- 2015-04-29 EP EP15722629.1A patent/EP3138120B1/en not_active Not-in-force
- 2015-04-29 JP JP2016565202A patent/JP2017520906A/ja active Pending
- 2015-04-29 WO PCT/US2015/028200 patent/WO2015168236A1/en not_active Ceased
- 2015-04-29 KR KR1020167032591A patent/KR20160145801A/ko not_active Withdrawn
- 2015-04-29 US US14/699,393 patent/US9263300B2/en not_active Expired - Fee Related
- 2015-04-30 TW TW104113956A patent/TWI659002B/zh not_active IP Right Cessation
-
2016
- 2016-02-02 US US15/013,241 patent/US20160155696A1/en not_active Abandoned
Patent Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN101238572A (zh) * | 2005-08-05 | 2008-08-06 | 美光科技公司 | 形成贯穿晶片互连的方法和由其形成的结构 |
| CN102246292A (zh) * | 2008-10-10 | 2011-11-16 | 台湾积体电路制造股份有限公司 | 在用于3d封装的晶片中电镀晶片贯通孔的方法 |
| US20130118793A1 (en) * | 2010-07-22 | 2013-05-16 | Canon Kabushiki Kaisha | Method for filling through hole of substrate with metal and substrate |
| WO2014038326A1 (ja) * | 2012-09-07 | 2014-03-13 | 旭硝子株式会社 | インターポーザ用の中間品を製造する方法およびインターポーザ用の中間品 |
Also Published As
| Publication number | Publication date |
|---|---|
| TWI659002B (zh) | 2019-05-11 |
| US20150318187A1 (en) | 2015-11-05 |
| US9263300B2 (en) | 2016-02-16 |
| US20160155696A1 (en) | 2016-06-02 |
| JP2017520906A (ja) | 2017-07-27 |
| CN106470953A (zh) | 2017-03-01 |
| TW201600484A (zh) | 2016-01-01 |
| EP3138120B1 (en) | 2018-04-18 |
| WO2015168236A1 (en) | 2015-11-05 |
| KR20160145801A (ko) | 2016-12-20 |
| EP3138120A1 (en) | 2017-03-08 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| CN106470953B (zh) | 用于制造穿通玻璃通孔的接合材料的回蚀工艺 | |
| TWI834012B (zh) | 封裝核心組件及製造方法 | |
| JP4919984B2 (ja) | 電子デバイスパッケージとその形成方法 | |
| JP4323303B2 (ja) | 基板の製造方法 | |
| TWI807259B (zh) | 貫通電極基板及安裝基板 | |
| US20160079149A1 (en) | Wiring board provided with through electrode, method for manufacturing same and semiconductor device | |
| CN104377188A (zh) | 玻璃基多芯片封装 | |
| KR20140123916A (ko) | 유리 관통 비아를 제조하는 방법 | |
| TW202226468A (zh) | 貫通電極基板及其製造方法、以及安裝基板 | |
| JP2017520906A5 (enExample) | ||
| KR20140005107A (ko) | 기판, 기판의 제조 방법, 반도체 장치, 및 전자 기기 | |
| CN208706624U (zh) | 电子集成电路芯片 | |
| CN115831907A (zh) | 将玻璃通孔的金属焊盘与玻璃表面分隔开的电介质层 | |
| CN104766832B (zh) | 制造半导体封装基板的方法及用其制造的半导体封装基板 | |
| CN104143526A (zh) | 穿透硅通孔结构制作方法 | |
| JP6585526B2 (ja) | 配線基板の製造方法 | |
| TWI607678B (zh) | 中介層結構及其製作方法 | |
| KR101439306B1 (ko) | 연성 실리콘 인터포저 및 이의 제작방법 | |
| JP2005039078A (ja) | 薄板基板構造形成用ウエーハ基板、この製造方法およびmems素子の製造方法 | |
| JP5967131B2 (ja) | 半導体装置の製造方法 | |
| CN113911999B (zh) | 一种半导体器件器件及制作方法 | |
| CN101287338A (zh) | 线路基板的导电盲孔的制作方法 | |
| KR100953729B1 (ko) | 과도금층을 이용한 반도체 적층모듈 제조공정의 단축방법 | |
| TWI294260B (en) | Carrier board structure with semiconductor component embedded therein and method for fabricating the same | |
| JP5236712B2 (ja) | 半導体容量式加速度センサの製造方法 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| PB01 | Publication | ||
| PB01 | Publication | ||
| SE01 | Entry into force of request for substantive examination | ||
| SE01 | Entry into force of request for substantive examination | ||
| GR01 | Patent grant | ||
| GR01 | Patent grant | ||
| CF01 | Termination of patent right due to non-payment of annual fee | ||
| CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20190312 Termination date: 20200429 |