CN101263599A - 终止结构 - Google Patents

终止结构 Download PDF

Info

Publication number
CN101263599A
CN101263599A CNA2006800339372A CN200680033937A CN101263599A CN 101263599 A CN101263599 A CN 101263599A CN A2006800339372 A CNA2006800339372 A CN A2006800339372A CN 200680033937 A CN200680033937 A CN 200680033937A CN 101263599 A CN101263599 A CN 101263599A
Authority
CN
China
Prior art keywords
field plate
polysilicon
guard ring
semiconductor body
insulator
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
CNA2006800339372A
Other languages
English (en)
Other versions
CN101263599B (zh
Inventor
曹建军
N·阿马尼
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Infineon Technologies Americas Corp
Original Assignee
International Rectifier Corp USA
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Rectifier Corp USA filed Critical International Rectifier Corp USA
Publication of CN101263599A publication Critical patent/CN101263599A/zh
Application granted granted Critical
Publication of CN101263599B publication Critical patent/CN101263599B/zh
Expired - Fee Related legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/58Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7801DMOS transistors, i.e. MISFETs with a channel accommodating body or base region adjoining a drain drift region
    • H01L29/7802Vertical DMOS transistors, i.e. VDMOS transistors
    • H01L29/7811Vertical DMOS transistors, i.e. VDMOS transistors with an edge termination structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/402Field plates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/0603Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
    • H01L29/0607Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration
    • H01L29/0611Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices
    • H01L29/0615Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices by the doping profile or the shape or the arrangement of the PN junction, or with supplementary regions, e.g. junction termination extension [JTE]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/0603Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
    • H01L29/0607Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration
    • H01L29/0611Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices
    • H01L29/0615Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices by the doping profile or the shape or the arrangement of the PN junction, or with supplementary regions, e.g. junction termination extension [JTE]
    • H01L29/0619Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices by the doping profile or the shape or the arrangement of the PN junction, or with supplementary regions, e.g. junction termination extension [JTE] with a supplementary region doped oppositely to or in rectifying contact with the semiconductor containing or contacting region, e.g. guard rings with PN or Schottky junction
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/402Field plates
    • H01L29/404Multiple field plate structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Ceramic Engineering (AREA)
  • Electrodes Of Semiconductors (AREA)
  • Die Bonding (AREA)

Abstract

一种具有终止结构的功率半导体器件,该终止结构包括多晶硅场板、金属场板和多晶硅等势环。

Description

终止结构
相关申请
本申请基于2005年9月16日提交的名为“TERMINATIONSTRUCTURE”的美国临时申请60/717,842,并要求该临时申请的利益,由此作出优先权的要求,并且该临时申请的公开内容作为引用被结合于此。
背景技术
参考图1,根据现有技术的功率半导体器件包括具有活动区12和终止区14的半导体主体。
活动区12优选地包括例如功率金属氧化层半导体场效晶体管(MOSFET)的功率半导体器件的活动单元,该功率半导体器件可包括至少一个PN结。该PN结例如是半导体主体10(例如外延生长硅)的一部分,该半导体主体10包括形成在该半导体主体10内的基区16。如公知的,基区16是与半导体主体10的导电性相反的扩散区。因此,当半导体主体是N型时,基区16可以是P型,并且反之亦然。
终止区14环绕活动区12,并且终止区14包括形成在半导体主体10上的场氧化体18;第一多晶硅场板20;氧化体22;形成在氧化体22上并且延伸穿过氧化体22以和第一多晶硅场板20电接触的第一金属场板24;形成在场氧化体18上方并且与第一多晶硅场板20横向隔开的第二多晶硅场板26;与形成在氧化体22上的第一金属场板24横向隔开并且延伸穿过第一金属场板24以与第二多晶硅场板26电接触的第二金属场板28,该第二多晶硅场板26形成在场氧化体18上;以及第三金属场板30(优选为例如源极接点的电接点的延伸),该第三金属场板30部分被布置在氧化体22上并且部分被布置在半导体主体10上,即与半导体主体10相接触。
终止区14进一步包括形成在半导体主体10中的多个保护环32,32′,32″。如通常所知的,每个保护环32,32′,32″都是与半导体主体10导电性相反的扩散区。注意,至少一个保护环32被布置在第一多晶硅场板20之下的场氧化体18中的凹槽34的下面,该场氧化体18填充有来自第一多晶硅场板20的多晶硅。此外,多个保护环32″形成在场氧化体18中的各自的凹槽34之下,该场氧化体18填充有来自第二多晶硅场板26的多晶硅。另外,至少一个保护环32′被布置在保护环32和保护环32″之间,该保护环32′横向超过第一多晶硅场板20的内部边界(最靠近活动区12的边界)且横向未达到第二多晶硅场板26的外部边界(离活动区12最远的边界)。
图1中举例说明的器件包括从场氧化体18的边缘上延伸到半导体主体10的多晶硅等势环36。同样,与半导体主体10的导电性相反的扩散区38形成在靠近终止区14内部边界的半导体主体10中。
图2举例说明了根据现有技术的另一种功率半导体器件,该功率半导体器件包括不同构型的多晶硅等势环36。
注意,在附图中示出了一些典型的尺寸。以下的表1公开了图1和2示出的现有技术的器件的更多典型的尺寸。
  A   B   C   D
  图1   25μm   5μm   19.6μm   20.6μm
  图2   25μm   8μm   19.6μm   20.6μm
表1
A=从环36至多晶硅场板20的间距
B=氧化体18上的环36的宽度
C=金属场板24的内部边界到保护环32的间距
D=多晶硅场板20的内部边界到保护环32的间距
由图1和2举例说明的现有技术的器件具有较高的故障率。期望改进现有技术的器件。
发明内容
在根据第一实施方式的器件中,第一金属场板延伸超过第一多晶硅场板的外部边界。
在根据第二实施方式的器件中,多晶硅等势环被布置在沟槽内部。
在根据第三实施方式的器件中,第一金属场板延伸超过第一多晶硅场板的外部边界,并且多晶硅等势环被布置在沟槽内部。
根据对于现有技术的这些改变,已经观察到在故障率上的改进。
从本发明参考附图的如下描述中,本发明的其他特征和优点将变得显而易见。
附图说明
图1示意性地示出了现有技术的器件的横截面图。
图2示意性地示出了现有技术的器件的横截面图。
图3示意性地示出了根据本发明的第一实施方式的器件的横截面图。
图4示意性地示出了根据本发明的第二实施方式的器件的横截面图。
图5示意性地示出了根据本发明的第三实施方式的器件的横截面图。
具体实施方式
参考图3,根据本发明的第一实施方式的功率半导体器件包括具有活动区12和终止区14的半导体主体。
活动区12优选地包括例如功率MOSFET的功率半导体器件的活动单元,该功率半导体器件可包括至少一个PN结。该PN结例如是包括形成在半导体主体10内的基区16的半导体主体10(例如外延生长硅)的一部分。如公知的,基区16是与半导体主体10的导电性相反的扩散区。因此,当半导体主体是N型时,基区16可以是P型,并且反之亦然。
终止区14环绕活动区12,并且终止区14包括形成在半导体主体10上的场氧化体18;第一多晶硅场板20;氧化体22;形成在氧化体22上并且延伸穿过氧化体22以与第一多晶硅场板20电接触的第一金属场板24;形成在场氧化体18上方并且与第一多晶硅场板20横向隔开的第二多晶硅场板26;与形成在氧化体22上的第一金属场板24横向隔开并且延伸穿过第一金属场板24以与第二多晶硅场板26电接触的第二金属场板28,该第二多晶硅场板26形成在场氧化体18上;以及第三金属场板30,该第三金属场板30部分被布置在氧化体22上并且部分被布置在半导体主体10上,即与半导体主体10相接触。
终止区14进一步包括形成在半导体主体10中的多个保护环32,32′,32″。如通常所知的,每个保护环32,32′,32″都是与半导体主体10的导电性相反的扩散区。注意,至少一个保护环32被布置在第一多晶硅场板20之下的场氧化体18中的凹槽34的下面,该场氧化体18填充有来自第一多晶硅场板20的多晶硅。此外,多个保护环32″形成在场氧化体18中的各自的凹槽34之下,该场氧化体18填充有来自第二多晶硅场板26的多晶硅。另外,至少一个保护环32′被布置在保护环32和保护环32″之间,该保护环32′横向超过第一多晶硅场板20的内部边界并且横向未达到第二多晶硅场板26的外部边界。
图3中举例说明的器件包括从场氧化体18的边缘上延伸到半导体主体10的多晶硅等势环36。同样,与半导体主体10的导电性相反的扩散区38形成在靠近终止区14内部边缘的半导体主体10中。
在根据本发明的第一实施方式的器件中,第一金属场板24延伸到超过第一多晶硅场板20的外部边界(离活动区12最远的边界)并且覆盖绝缘体22。已经发现这一特点改进了器件的可靠性。
参考图4,根据本发明的第二实施方式的功率半导体器件包括具有活动区12和终止区14的半导体主体。
活动区12优选地包括例如功率MOSFET的功率半导体器件的活动单元,该功率半导体器件可包括至少一个PN结。该PN结例如是包括形成在半导体主体10内的基区16的半导体主体10(例如外延生长硅)的一部分。如公知的,基区16是与半导体主体10的导电性相反的扩散区。因此,当半导体主体是N型时,基区16可以是P型,并且反之亦然。
终止区14环绕活动区12,并且终止区14包括形成在半导体主体10上的场氧化体18;第一多晶硅场板20;氧化体22;形成在氧化体22上并且延伸穿过氧化体22以与第一多晶硅场板20电接触的第一金属场板24;形成在场氧化体18上方并且与第一多晶硅场板20横向隔开的第二多晶硅场板26;与形成在氧化体22上的第一金属场板24横向隔开并且延伸穿过第一金属场板24以与第二多晶硅场板26电接触的第二金属场板28,该第二多晶硅场板26形成在场氧化体18上;以及第三金属场板30,该第三金属场板30部分被布置在氧化体22上并且部分被布置在半导体主体10上,即与半导体主体10相接触。
终止区14进一步包括形成在半导体主体10中的多个保护环32,32′,32″。如通常所知的,每个保护环32,32′,32″都是与半导体主体10的导电性相反的扩散区。注意,至少一个保护环32被布置在第一多晶硅场板20之下的场氧化体18中的凹槽34的下面,该场氧化体18填充有来自第一多晶硅场板20的多晶硅。此外,多个保护环32″形成在场氧化体18中的各自的凹槽34之下,该场氧化体18填充有来自第二多晶硅场板26的多晶硅。另外,至少一个保护环32′被布置在保护环32和保护环32″之间,该保护环32′横向超过第一多晶硅场板20的内部边界并且横向未达到第二多晶硅场板26的外部边界。与半导体主体10的导电性相反的扩散区38形成在靠近终止区14边缘的半导体主体10中。
根据本发明的第二实施方式的器件包括多晶硅等势环36,该多晶硅等势环36从场氧化体18的边缘延伸至绝缘沟槽37,该绝缘沟槽37延伸至半导体主体10。已经发现这一特点改进了器件的可靠性。
参考图5,根据本发明的第三实施方式的功率半导体器件包括具有活动区12和终止区14的半导体主体。
活动区12优选地包括例如功率MOSFET的功率半导体器件的活动单元,该功率半导体器件可包括至少一个PN结。该PN结例如是包括形成在半导体主体10内的基区16的半导体主体10(例如,外延生长硅)的一部分。如公知的,基区16是与半导体主体10的导电性相反的扩散区。因此,当半导体主体是N型时,基区16可以是P型,并且反之亦然。
终止区14环绕活动区12,并且终止区14包括形成在半导体主体10上的场氧化体18;第一多晶硅场板20;氧化体22;形成在氧化体22上并且延伸穿过氧化体22以与第一多晶硅场板20电接触的第一金属场板24;形成在场氧化体18上方并且与第一多晶硅场板20横向隔开的第二多晶硅场板26;与形成在氧化体22上的第一金属场板24横向隔开并且延伸穿过第一金属场板24以与第二多晶硅场板26电接触的第二金属场板28,该第二多晶硅场板26形成在场氧化体18上;以及第三金属场板30,该第三金属场板30部分被布置在氧化体22上并且部分被布置在半导体主体10上,即与半导体主体10相接触。
终止区14进一步包括形成在半导体主体10中的多个保护环32,32′,32″。如通常所知的,每个保护环32,32′,32″都是与半导体主体10的导电性相反的扩散区。注意,至少一个保护环32被布置在第一多晶硅场板20之下的场氧化体18中的凹槽34的下面,该场氧化体18填充有来自第一多晶硅场板20的多晶硅。此外,多个保护环32″形成在场氧化体18中的各自的凹槽34之下,该场氧化体18填充有来自第二多晶硅场板26的多晶硅。另外,至少一个保护环32′被布置在保护环32和保护环32″之间,该保护环32′横向超过第一多晶硅场板20的内部边界并且横向未达到第二多晶硅场板26的外部边界。与半导体主体10的导电性相反的扩散区38形成在靠近终止区14边缘的半导体主体10中。
在根据本发明的第三实施方式的器件中,第一金属场板24延伸到超过第一多晶硅场板20的外部边界(离活动区12最远的边界)并且覆盖绝缘体22。根据本发明的第三实施方式的器件还包括多晶硅等势环36,该多晶硅等势环36从场氧化体18的边缘延伸至绝缘沟槽37,该绝缘沟槽37优选地延伸至半导体主体10。已经发现这些特点合起来显著地改进了器件的可靠性。
注意,在图3-5中示出了一些典型的尺寸。以下的表2公开了图3、4和5示意性地举例说明的根据本发明的器件的更多典型的尺寸。
表2
  A   B   C   D
  图1   15μm   8μm   26.6μm   10.6μm
  图2   25μm   8μm   19.6μm   20.6μm
  图5   15μm   8μm   26.6μm   10.6μm
A=从环36至图3和5中的金属场板24的间距以及从环36至图4中的多晶硅场板20的间距
B=氧化体18上的环36的宽度
C=金属场板24的内部边界到保护环32的间距
D=多晶硅场板20的内部边界到保护环32的间距
尽管参考特定实施方式描述了本发明,但各种其他变化和修改以及其他使用对于本领域技术人员来说是显而易见的。因此,优选的是,本发明并不限于在此公开的特定内容,而是仅由所附权利要求限制。

Claims (14)

1.一种功率半导体器件,该器件包括:
半导体主体,该半导体主体包括:
活动区,该活动区包括PN结;以及
终止区,该终止区围绕所述活动区布置,该终止区包括:
形成在所述半导体主体上的场绝缘体;
形成在所述场绝缘体上的具有内部边界和外部边界的多晶硅场板,所述内部边界比所述外部边界距离所述活动区更近;
布置在所述多晶硅场板上的绝缘体;
布置在所述绝缘体上并且通过该绝缘体与所述多晶硅场板电连接的金属场板,其中所述金属场板覆盖在所述绝缘体上并且延伸超过所述多晶硅场板的所述外部边界。
2.根据权利要求1所述的功率半导体器件,该器件还包括等势环。
3.根据权利要求2所述的功率半导体器件,其中所述等势环由多晶硅构成。
4.根据权利要求2所述的功率半导体器件,其中所述等势环由多晶硅构成并且该等势环被布置在延伸到所述半导体主体中的绝缘沟槽的内部。
5.根据权利要求1所述的功率半导体器件,该器件还包括至少一个保护环,该保护环的导电性与所述半导体主体的导电性相反,且该保护环形成在所述半导体主体内部的所述多晶硅场板的下面。
6.根据权利要求5所述的功率半导体器件,其中所述多晶硅场板被容纳在所述场绝缘体中的凹槽内部。
7.根据权利要求5所述的功率半导体器件,该器件还包括:多个相间隔的保护环,该保护环的导电性与所述半导体主体的导电性相反,并且该保护环形成在所述半导体主体中的所述场绝缘体的下面;另一多晶硅场板,该另一多晶硅场板形成在所述多个相间隔的保护环上方的所述场绝缘体上;以及另一金属场板,该另一金属场板被布置在所述绝缘体上方并且通过所述绝缘体电连接至所述另一多晶硅场板。
8.根据权利要求7所述的功率半导体器件,该器件还包括至少另一个保护环,该保护环的导电性与所述半导体主体的导电性相反,且该保护环形成在所述半导体主体中的场绝缘体下面,并且该保护环被布置在所述至少一个保护环和所述多个相间隔的场环之间,其中所述至少另一个保护环被布置为横向超出所述多晶硅场板的内部边界并且横向未达到所述另一个多晶硅场板的外部边界。
9.一种功率半导体器件,该器件包括:
半导体主体,该半导体主体包括:
活动区,该活动区包括PN结;以及
终止区,该终止区围绕所述活动区布置,该终止区包括:
形成在所述半导体主体上的场绝缘体;
形成在所述场绝缘体上的具有内部边界和外部边界的多晶硅场板,所述内部边界比所述外部边界距离所述活动区更近;
布置在所述多晶硅场板上的绝缘体;
布置在所述绝缘体上并且通过所述绝缘体与所述多晶硅场板电连接的金属场板;
等势环,其中该等势环由多晶硅构成并且布置在延伸到所述半导体主体中的绝缘沟槽内部。
10.根据权利要求9所述的功率半导体器件,其中所述金属场板覆盖在所述绝缘体上并且该金属场板延伸到超过所述多晶硅场板的所述外部边界。
11.根据权利要求9所述的功率半导体器件,该器件还包括至少一个保护环,该保护环的导电性与所述半导体主体的导电性相反,并且该保护环形成在所述半导体主体内部的所述多晶硅场板的下面。
12.根据权利要求11所述的功率半导体器件,其中所述多晶硅场板被容纳在所述场绝缘体中的凹槽的内部。
13.根据权利要求11所述的功率半导体器件,该器件还包括:多个相间隔的保护环,该保护环的导电性与所述半导体主体的导电性相反,并且该保护环形成在所述半导体主体中的场绝缘体的下面;另一多晶硅场板,该另一多晶硅场板形成在所述多个相间隔的保护环上方的所述场绝缘体上;以及另一金属场板,该另一金属场板被布置在所述绝缘体上方并且通过所述绝缘体电连接至所述另一多晶硅场板。
14.根据权利要求13所述的功率半导体器件,该器件还包括至少另一个保护环,该保护环的导电性与所述半导体主体的导电性相反,该保护环形成在所述半导体主体中的所述场绝缘体的下面,并且该保护环被布置在所述至少一个保护环和所述多个相间隔的场环之间,其中所述至少另一个保护环被布置为横向超出所述多晶硅场板的内部边界并且横向未达到所述另一个多晶硅场板的外部边界。
CN2006800339372A 2005-09-16 2006-09-15 终止结构 Expired - Fee Related CN101263599B (zh)

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
US71784205P 2005-09-16 2005-09-16
US60/717,842 2005-09-16
US11/521,100 2006-09-14
US11/521,100 US7679111B2 (en) 2005-09-16 2006-09-14 Termination structure for a power semiconductor device
PCT/US2006/036238 WO2007035608A2 (en) 2005-09-16 2006-09-15 Termination structure

Publications (2)

Publication Number Publication Date
CN101263599A true CN101263599A (zh) 2008-09-10
CN101263599B CN101263599B (zh) 2010-05-19

Family

ID=37889410

Family Applications (1)

Application Number Title Priority Date Filing Date
CN2006800339372A Expired - Fee Related CN101263599B (zh) 2005-09-16 2006-09-15 终止结构

Country Status (6)

Country Link
US (1) US7679111B2 (zh)
JP (1) JP2009509342A (zh)
KR (1) KR100990502B1 (zh)
CN (1) CN101263599B (zh)
DE (1) DE112006002431B4 (zh)
WO (1) WO2007035608A2 (zh)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102263124A (zh) * 2010-05-27 2011-11-30 富士电机株式会社 半导体器件
CN117293036A (zh) * 2023-11-22 2023-12-26 深圳市深鸿盛电子有限公司 Vdmos制备方法及其器件

Families Citing this family (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7501669B2 (en) 2003-09-09 2009-03-10 Cree, Inc. Wide bandgap transistor devices with field plates
US9773877B2 (en) 2004-05-13 2017-09-26 Cree, Inc. Wide bandgap field effect transistors with source connected field plates
US11791385B2 (en) 2005-03-11 2023-10-17 Wolfspeed, Inc. Wide bandgap transistors with gate-source field plates
US9755059B2 (en) 2013-06-09 2017-09-05 Cree, Inc. Cascode structures with GaN cap layers
US9847411B2 (en) * 2013-06-09 2017-12-19 Cree, Inc. Recessed field plate transistor structures
US9679981B2 (en) 2013-06-09 2017-06-13 Cree, Inc. Cascode structures for GaN HEMTs
KR20150011185A (ko) 2013-07-22 2015-01-30 삼성전자주식회사 반도체 장치 및 그 제조 방법
US11127822B2 (en) * 2016-02-26 2021-09-21 Fuji Electric Co., Ltd. Semiconductor device and method of manufacturing semiconductor device
JP6347308B2 (ja) 2016-02-26 2018-06-27 富士電機株式会社 半導体装置および半導体装置の製造方法

Family Cites Families (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH01292862A (ja) * 1988-05-20 1989-11-27 Toshiba Corp 半導体装置
JPH08306911A (ja) * 1995-04-28 1996-11-22 Sanyo Electric Co Ltd 半導体装置とその製造方法
US5894149A (en) * 1996-04-11 1999-04-13 Mitsubishi Denki Kabushiki Kaisha Semiconductor device having high breakdown voltage and method of manufacturing the same
US5880501A (en) * 1997-02-26 1999-03-09 Nec Corporation Semiconductor integrated circuit and manufacturing method of the same
US6054752A (en) * 1997-06-30 2000-04-25 Denso Corporation Semiconductor device
JP3591301B2 (ja) * 1998-05-07 2004-11-17 富士電機デバイステクノロジー株式会社 半導体装置
US6022790A (en) * 1998-08-05 2000-02-08 International Rectifier Corporation Semiconductor process integration of a guard ring structure
JP3796998B2 (ja) * 1999-02-19 2006-07-12 松下電器産業株式会社 高耐圧半導体装置
JP4357753B2 (ja) * 2001-01-26 2009-11-04 株式会社東芝 高耐圧半導体装置
US6563197B1 (en) * 2001-11-20 2003-05-13 International Rectifier Corporation MOSgated device termination with guard rings under field plate
US6825510B2 (en) * 2002-09-19 2004-11-30 Fairchild Semiconductor Corporation Termination structure incorporating insulator in a trench
JP4417677B2 (ja) * 2003-09-19 2010-02-17 株式会社東芝 電力用半導体装置
JP2005101334A (ja) * 2003-09-25 2005-04-14 Sanyo Electric Co Ltd 半導体装置およびその製造方法
JP4731816B2 (ja) * 2004-01-26 2011-07-27 三菱電機株式会社 半導体装置

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102263124A (zh) * 2010-05-27 2011-11-30 富士电机株式会社 半导体器件
CN102263124B (zh) * 2010-05-27 2014-12-24 富士电机株式会社 半导体器件
CN117293036A (zh) * 2023-11-22 2023-12-26 深圳市深鸿盛电子有限公司 Vdmos制备方法及其器件
CN117293036B (zh) * 2023-11-22 2024-02-06 深圳市深鸿盛电子有限公司 Vdmos制备方法及其器件

Also Published As

Publication number Publication date
JP2009509342A (ja) 2009-03-05
US20070085111A1 (en) 2007-04-19
DE112006002431T5 (de) 2008-07-17
KR20080037725A (ko) 2008-04-30
CN101263599B (zh) 2010-05-19
WO2007035608A3 (en) 2007-06-14
US7679111B2 (en) 2010-03-16
KR100990502B1 (ko) 2010-10-29
WO2007035608A2 (en) 2007-03-29
DE112006002431B4 (de) 2017-01-26

Similar Documents

Publication Publication Date Title
CN101263599B (zh) 终止结构
JP3721172B2 (ja) 半導体装置
US8294235B2 (en) Edge termination with improved breakdown voltage
JP5900503B2 (ja) 半導体装置
JP5315638B2 (ja) 半導体装置
US7276405B2 (en) Power semiconductor device having high breakdown voltage, low on-resistance and small switching loss and method of forming the same
JP7272775B2 (ja) 絶縁ゲートバイポーラトランジスタ
US20150137220A1 (en) Field effect transistor, termination structure and associated method for manufaturing
US20140103416A1 (en) Semiconductor device having esd protection structure and associated method for manufacturing
JP7478716B2 (ja) 半導体装置
JP2020077800A (ja) 半導体装置
US8482066B2 (en) Semiconductor device
CN103681785A (zh) 半导体装置
US9142644B2 (en) Semiconductor device and method for fabricating the same
US20210202470A1 (en) Mosfet with integrated esd protection diode having anode electrode connection to trenched gates for increasing switch speed
JP5520024B2 (ja) 半導体装置、及びその製造方法
US8853775B2 (en) Insulated gate bipolar transistor having control electrode disposed in trench
CN216213475U (zh) 屏蔽栅沟槽型功率mosfet器件
CN103681821A (zh) 半导体器件
KR20150052164A (ko) 반도체 장치
JP7352151B2 (ja) スイッチング素子
JP7201004B2 (ja) 半導体装置
US8120096B2 (en) Power semiconductor device and method of manufacturing the same
JP2009277956A (ja) 半導体装置
CN113889536A (zh) 屏蔽栅极沟槽半导体结构与屏蔽栅极沟槽半导体器件

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
C14 Grant of patent or utility model
GR01 Patent grant
C17 Cessation of patent right
CF01 Termination of patent right due to non-payment of annual fee

Granted publication date: 20100519

Termination date: 20110915