CH665308A5 - Verfahren zur herstellung einer halbleiteranordnung. - Google Patents
Verfahren zur herstellung einer halbleiteranordnung. Download PDFInfo
- Publication number
- CH665308A5 CH665308A5 CH3177/84A CH317784A CH665308A5 CH 665308 A5 CH665308 A5 CH 665308A5 CH 3177/84 A CH3177/84 A CH 3177/84A CH 317784 A CH317784 A CH 317784A CH 665308 A5 CH665308 A5 CH 665308A5
- Authority
- CH
- Switzerland
- Prior art keywords
- layer
- buried layer
- implantation
- buried
- epitaxial layer
- Prior art date
Links
Classifications
-
- H10W15/00—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0107—Integrating at least one component covered by H10D12/00 or H10D30/00 with at least one component covered by H10D8/00, H10D10/00 or H10D18/00, e.g. integrating IGFETs with BJTs
- H10D84/0109—Integrating at least one component covered by H10D12/00 or H10D30/00 with at least one component covered by H10D8/00, H10D10/00 or H10D18/00, e.g. integrating IGFETs with BJTs the at least one component covered by H10D12/00 or H10D30/00 being a MOS device
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H10P32/15—
-
- H10W15/01—
Landscapes
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Element Separation (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| NLAANVRAGE8302383,A NL188923C (nl) | 1983-07-05 | 1983-07-05 | Werkwijze ter vervaardiging van een halfgeleiderinrichting. |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| CH665308A5 true CH665308A5 (de) | 1988-04-29 |
Family
ID=19842115
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CH3177/84A CH665308A5 (de) | 1983-07-05 | 1984-07-02 | Verfahren zur herstellung einer halbleiteranordnung. |
Country Status (9)
| Country | Link |
|---|---|
| US (1) | US4535529A (cg-RX-API-DMAC10.html) |
| JP (1) | JPS6037760A (cg-RX-API-DMAC10.html) |
| CA (1) | CA1216966A (cg-RX-API-DMAC10.html) |
| CH (1) | CH665308A5 (cg-RX-API-DMAC10.html) |
| DE (1) | DE3423776C2 (cg-RX-API-DMAC10.html) |
| FR (1) | FR2548831B1 (cg-RX-API-DMAC10.html) |
| GB (1) | GB2143086B (cg-RX-API-DMAC10.html) |
| IT (1) | IT1174221B (cg-RX-API-DMAC10.html) |
| NL (1) | NL188923C (cg-RX-API-DMAC10.html) |
Families Citing this family (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS6031232A (ja) * | 1983-07-29 | 1985-02-18 | Toshiba Corp | 半導体基体の製造方法 |
| US4578128A (en) * | 1984-12-03 | 1986-03-25 | Ncr Corporation | Process for forming retrograde dopant distributions utilizing simultaneous outdiffusion of dopants |
| US5023193A (en) * | 1986-07-16 | 1991-06-11 | National Semiconductor Corp. | Method for simultaneously fabricating bipolar and complementary field effect transistors using a minimal number of masks |
| JPH01161752A (ja) * | 1987-12-18 | 1989-06-26 | Toshiba Corp | 半導体装置製造方法 |
| KR910009739B1 (ko) * | 1988-07-13 | 1991-11-29 | 삼성전자 주식회사 | 반도체장치의 제조방법 |
| US5102811A (en) * | 1990-03-20 | 1992-04-07 | Texas Instruments Incorporated | High voltage bipolar transistor in BiCMOS |
| JP2511784Y2 (ja) * | 1991-01-11 | 1996-09-25 | 福代 杉田 | 繊維製品用仕上機 |
| US5454258A (en) * | 1994-05-09 | 1995-10-03 | Olin Corporation | Broad range moisture analyzer and method |
| US5556796A (en) * | 1995-04-25 | 1996-09-17 | Micrel, Inc. | Self-alignment technique for forming junction isolation and wells |
| EP0811242A1 (en) * | 1995-12-21 | 1997-12-10 | Koninklijke Philips Electronics N.V. | Method of manufacturing a resurf semiconductor device, and a semiconductor device manufactured by such a method |
| JP3304803B2 (ja) * | 1997-02-07 | 2002-07-22 | ヤマハ株式会社 | 多電源半導体装置の製造方法 |
Family Cites Families (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5190277A (en) * | 1975-02-05 | 1976-08-07 | Handotaisochino seizohoho | |
| JPS5214388A (en) * | 1975-07-25 | 1977-02-03 | Hitachi Ltd | Process for complementary insulated gate semiconductor integrated circuit device |
| FR2358748A1 (fr) * | 1976-07-15 | 1978-02-10 | Radiotechnique Compelec | Procede d'autoalignement des elements d'un dispositif semi-conducteur et dispositif realise suivant ce procede |
| US4132573A (en) * | 1977-02-08 | 1979-01-02 | Murata Manufacturing Co., Ltd. | Method of manufacturing a monolithic integrated circuit utilizing epitaxial deposition and simultaneous outdiffusion |
| US4128439A (en) * | 1977-08-01 | 1978-12-05 | International Business Machines Corporation | Method for forming self-aligned field effect device by ion implantation and outdiffusion |
| JPS5493981A (en) * | 1978-01-09 | 1979-07-25 | Toshiba Corp | Semiconductor device |
| US4168997A (en) * | 1978-10-10 | 1979-09-25 | National Semiconductor Corporation | Method for making integrated circuit transistors with isolation and substrate connected collectors utilizing simultaneous outdiffusion to convert an epitaxial layer |
| JPS567463A (en) * | 1979-06-29 | 1981-01-26 | Hitachi Ltd | Semiconductor device and its manufacture |
| NL186662C (nl) * | 1980-04-29 | 1992-03-16 | Philips Nv | Werkwijze ter vervaardiging van een halfgeleiderinrichting. |
| NL187328C (nl) * | 1980-12-23 | 1991-08-16 | Philips Nv | Werkwijze ter vervaardiging van een halfgeleiderinrichting. |
| JPS57134948A (en) * | 1981-02-14 | 1982-08-20 | Pioneer Electronic Corp | Semiconductor device |
| JPS57136342A (en) * | 1981-02-17 | 1982-08-23 | Fujitsu Ltd | Manufacture of semiconductor device |
| US4420344A (en) * | 1981-10-15 | 1983-12-13 | Texas Instruments Incorporated | CMOS Source/drain implant process without compensation of polysilicon doping |
| NL8104862A (nl) * | 1981-10-28 | 1983-05-16 | Philips Nv | Halfgeleiderinrichting, en werkwijze ter vervaardiging daarvan. |
| US4442591A (en) * | 1982-02-01 | 1984-04-17 | Texas Instruments Incorporated | High-voltage CMOS process |
| JPS59107561A (ja) * | 1982-12-13 | 1984-06-21 | Nec Corp | 相補型絶縁ゲ−ト電界効果半導体集積回路装置 |
-
1983
- 1983-07-05 NL NLAANVRAGE8302383,A patent/NL188923C/xx not_active IP Right Cessation
-
1984
- 1984-06-28 DE DE3423776A patent/DE3423776C2/de not_active Expired - Fee Related
- 1984-07-02 CH CH3177/84A patent/CH665308A5/de not_active IP Right Cessation
- 1984-07-02 US US06/627,308 patent/US4535529A/en not_active Expired - Lifetime
- 1984-07-02 IT IT21721/84A patent/IT1174221B/it active
- 1984-07-03 FR FR8410513A patent/FR2548831B1/fr not_active Expired
- 1984-07-04 JP JP59137406A patent/JPS6037760A/ja active Granted
- 1984-07-04 GB GB08417046A patent/GB2143086B/en not_active Expired
- 1984-07-05 CA CA000458184A patent/CA1216966A/en not_active Expired
Also Published As
| Publication number | Publication date |
|---|---|
| FR2548831A1 (fr) | 1985-01-11 |
| DE3423776C2 (de) | 1997-07-31 |
| GB2143086A (en) | 1985-01-30 |
| IT1174221B (it) | 1987-07-01 |
| DE3423776A1 (de) | 1985-01-17 |
| IT8421721A1 (it) | 1986-01-02 |
| NL188923B (nl) | 1992-06-01 |
| IT8421721A0 (it) | 1984-07-02 |
| JPS6037760A (ja) | 1985-02-27 |
| FR2548831B1 (fr) | 1988-10-14 |
| NL8302383A (nl) | 1985-02-01 |
| CA1216966A (en) | 1987-01-20 |
| GB2143086B (en) | 1987-03-04 |
| GB8417046D0 (en) | 1984-08-08 |
| NL188923C (nl) | 1992-11-02 |
| JPH0412628B2 (cg-RX-API-DMAC10.html) | 1992-03-05 |
| US4535529A (en) | 1985-08-20 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| DE3019850C2 (cg-RX-API-DMAC10.html) | ||
| DE3229250C2 (cg-RX-API-DMAC10.html) | ||
| DE4233236C2 (de) | Halbleitereinrichtung mit einem Wannenbereich für einen MOS-Transistor und Herstellungsverfahren dafür | |
| DE3326534C2 (cg-RX-API-DMAC10.html) | ||
| DE3853778T2 (de) | Verfahren zur Herstellung eines Halbleiterbauelements. | |
| DE2745857C2 (cg-RX-API-DMAC10.html) | ||
| DE69030415T2 (de) | Verfahren zur Herstellung eines DMOS Transistors | |
| DE3012363C2 (de) | Verfahren zur Bildung der Kanalbereiche und der Wannen von Halbleiterbauelementen | |
| DE3334337A1 (de) | Verfahren zur herstellung einer integrierten halbleitereinrichtung | |
| DE2654482C2 (cg-RX-API-DMAC10.html) | ||
| DE68925116T2 (de) | In gemischter Technologie hergestellte integrierte Schaltung mit CMOS-Strukturen und leistungsfähigen lateralen Bipolartransistoren mit erhöhter Early-Spannung und Herstellungsverfahren dafür | |
| DE3511229A1 (de) | Verfahren zur herstellung isolierter bipolartransistoren in verbindung mit cmos-halbleiterstrukturen | |
| DE2916364C2 (cg-RX-API-DMAC10.html) | ||
| DE19642538A1 (de) | Halbleitereinrichtung und Herstellungsverfahren derselben | |
| DE19909993A1 (de) | Verfahren zum Bilden von Bipolartransistoren mit selbstausrichtender epitaktischer Basis | |
| CH661150A5 (de) | Verfahren zum erzeugen einer schmalen nut in einem substratgebiet, insbesondere einem halbleitersubstratgebiet. | |
| DE3116268C2 (de) | Verfahren zur Herstellung einer Halbleiteranordnung | |
| DE2160427B2 (de) | Verfahren zur Herstellung eines Halbleiterwiderstandes mit implantierten Ionen eines neutralen Dotierungsstoffes | |
| DE2517690B2 (de) | Verfahren zum Herstellen eines Halbleiterbauelements | |
| DE68928396T2 (de) | CMOS-integrierte Schaltung mit modifizierter Isolation | |
| DE2420239A1 (de) | Verfahren zur herstellung doppelt diffundierter lateraler transistoren | |
| DE69429913T2 (de) | Verfahren zur Herstellung eines Leistungsbauteils in MOS-Technik | |
| DE1764847B2 (de) | Verfahren zum Herstellen einer Halbleiteranordnung | |
| DE3324332A1 (de) | Verfahren zur herstellung von cmos-transistoren auf einem siliziumsubstrat | |
| CH665308A5 (de) | Verfahren zur herstellung einer halbleiteranordnung. |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| PL | Patent ceased | ||
| PL | Patent ceased |