BR9810100A - Circuito de comando para uma disposição de memórias-semicondutores não-voláteis - Google Patents

Circuito de comando para uma disposição de memórias-semicondutores não-voláteis

Info

Publication number
BR9810100A
BR9810100A BR9810100-5A BR9810100A BR9810100A BR 9810100 A BR9810100 A BR 9810100A BR 9810100 A BR9810100 A BR 9810100A BR 9810100 A BR9810100 A BR 9810100A
Authority
BR
Brazil
Prior art keywords
volatile semiconductor
circuit
array
control circuit
semiconductor memories
Prior art date
Application number
BR9810100-5A
Other languages
English (en)
Inventor
Thomas Zettler
Original Assignee
Infineon Technologies Ag
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Infineon Technologies Ag filed Critical Infineon Technologies Ag
Publication of BR9810100A publication Critical patent/BR9810100A/pt

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • G11C16/10Programming or data input circuits

Abstract

Patente de Invenção: <B>''CIRCUITO DE COMANDO PARA UMA DISPOSIçãO DE MEMóRIAS-SEMICONDUTORES NãO-VOLáTEIS''<D>. A invenção refere-se a um circuito de comando para uma disposição de memórias-semicondutores não-voláteis, com um circuito conversor de níveis (10), que aplica um valor de saída (D, DN) ou um valor de saída (DN) complementar a este valor de saída (D) em uma linha de bits e/ou em uma linha de palavras da disposição de memórias-semicondutores. Entre um circuito de entrada (12) e o circuito conversor de níveis (10) está situado um circuito de bloqueio (11) que interarmazena os dados a serem armazenados na disposição de memórias-semicondutores.
BR9810100-5A 1997-06-13 1998-06-08 Circuito de comando para uma disposição de memórias-semicondutores não-voláteis BR9810100A (pt)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
DE19725181A DE19725181A1 (de) 1997-06-13 1997-06-13 Ansteuerschaltung für nichtflüchtige Halbleiter-Speicheranordnung
PCT/DE1998/001560 WO1998058384A1 (de) 1997-06-13 1998-06-08 Ansteuerschaltung für nichtflüchtige halbleiter-speicheranordnung

Publications (1)

Publication Number Publication Date
BR9810100A true BR9810100A (pt) 2000-08-08

Family

ID=7832475

Family Applications (1)

Application Number Title Priority Date Filing Date
BR9810100-5A BR9810100A (pt) 1997-06-13 1998-06-08 Circuito de comando para uma disposição de memórias-semicondutores não-voláteis

Country Status (12)

Country Link
US (1) US6137315A (pt)
EP (1) EP0988633B1 (pt)
JP (1) JP3399547B2 (pt)
KR (1) KR20010013737A (pt)
CN (1) CN1124617C (pt)
AT (1) ATE201112T1 (pt)
BR (1) BR9810100A (pt)
DE (2) DE19725181A1 (pt)
ES (1) ES2157666T3 (pt)
RU (1) RU2221286C2 (pt)
UA (1) UA42887C2 (pt)
WO (1) WO1998058384A1 (pt)

Families Citing this family (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE19921868C2 (de) * 1999-05-11 2001-03-15 Siemens Ag Schaltungsanordnung zur Kontrolle von Zuständen einer Speichereinrichtung
US7440311B2 (en) * 2006-09-28 2008-10-21 Novelics, Llc Single-poly non-volatile memory cell
US7554860B1 (en) 2007-09-21 2009-06-30 Actel Corporation Nonvolatile memory integrated circuit having assembly buffer and bit-line driver, and method of operation thereof
EP2226788A4 (en) 2007-12-28 2012-07-25 Sharp Kk DISPLAY CONTROL, DISPLAY ARRANGEMENT AND DISPLAY CONTROL PROCEDURE
CN101849358A (zh) 2007-12-28 2010-09-29 夏普株式会社 半导体装置和显示装置
BRPI0819443A2 (pt) 2007-12-28 2015-05-05 Sharp Kk Circuito de acionamento da linha de capacitor de armazenamento e dispositivo de display
WO2009084272A1 (ja) 2007-12-28 2009-07-09 Sharp Kabushiki Kaisha 半導体装置及び表示装置

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4599707A (en) * 1984-03-01 1986-07-08 Signetics Corporation Byte wide EEPROM with individual write circuits and write prevention means
US4716312A (en) * 1985-05-07 1987-12-29 California Institute Of Technology CMOS logic circuit
US4654547A (en) * 1985-06-28 1987-03-31 Itt Corporation Balanced enhancement/depletion mode gallium arsenide buffer/comparator circuit
FR2604554B1 (fr) * 1986-09-30 1988-11-10 Eurotechnique Sa Dispositif de securite pourla programmation d'une memoire non volatile programmable electriquement
JP2773786B2 (ja) * 1991-02-15 1998-07-09 日本電気アイシーマイコンシステム株式会社 書き込み電圧発生回路
JP3173247B2 (ja) * 1993-09-29 2001-06-04 ソニー株式会社 レベルシフタ
US5682345A (en) * 1995-07-28 1997-10-28 Micron Quantum Devices, Inc. Non-volatile data storage unit method of controlling same
JP3404712B2 (ja) * 1996-05-15 2003-05-12 株式会社東芝 不揮発性半導体記憶装置及びその書き込み方法

Also Published As

Publication number Publication date
DE19725181A1 (de) 1999-02-25
JP2001505350A (ja) 2001-04-17
US6137315A (en) 2000-10-24
CN1124617C (zh) 2003-10-15
UA42887C2 (uk) 2001-11-15
ES2157666T3 (es) 2001-08-16
ATE201112T1 (de) 2001-05-15
EP0988633A1 (de) 2000-03-29
DE59800692D1 (de) 2001-06-13
CN1260901A (zh) 2000-07-19
RU2221286C2 (ru) 2004-01-10
KR20010013737A (ko) 2001-02-26
EP0988633B1 (de) 2001-05-09
JP3399547B2 (ja) 2003-04-21
WO1998058384A1 (de) 1998-12-23

Similar Documents

Publication Publication Date Title
TW337018B (en) Semiconductor nonvolatile memory device
TW200502756A (en) Memory device
WO2002069347A3 (en) Flash cell fuse circuit
DK0806045T3 (da) Dekodet ordlinje-driver med positive og negative spændingstilstande
ATE470223T1 (de) Speichergerät und verfahren mit einem datenweg mit mehreren vorabruf-e/a-konfigurationen
TW333704B (en) The semiconductor memory device
ITMI932712A0 (it) Dispositivo di memoria a semiconduttore con disposizione di bit di dati di ingresso / uscita cambiale.
BR9810100A (pt) Circuito de comando para uma disposição de memórias-semicondutores não-voláteis
TW363189B (en) Semiconductor non-volatile memory apparatus and the computer system to make use of the apparatus
KR950025777A (ko) 반도체메모리장치
KR920017115A (ko) 반도체기억장치
ATE68288T1 (de) Mehrstufige integrierte dekodereinrichtung.
KR930020430A (ko) 불휘발성 반도체 기억장치
KR900008520A (ko) 불휘발성 메모리
KR950006870A (ko) 노어형 불 휘발성 메모리 제어회로
WO2002095592A3 (en) Method and apparatus to provide real-time access to flash memory features
DE69626631D1 (de) Seitenmodusspeicher mit Mehrpegelspeicherzellen
ITMI911485A1 (it) Circuito di precarica di bit line per la lettura di una cella di memoria eprom.
TW429346B (en) Multi-level memory device having an ECC circuit
DE59701848D1 (de) Halbleiterspeichervorrichtung
BR9808156A (pt) Memória de dados
KR970003249A (ko) 플래쉬 메모리 장치
KR980005025A (ko) 플래쉬 메모리 셀의 소거확인 방법
AU2001255825A1 (en) Top/bottom symmetrical protection scheme for flash
KR970051325A (ko) 불휘발성 반도체 메모리장치

Legal Events

Date Code Title Description
B08F Application dismissed because of non-payment of annual fees [chapter 8.6 patent gazette]

Free format text: REFERENTE A 7A,8A E 9A ANUIDADES

B08K Patent lapsed as no evidence of payment of the annual fee has been furnished to inpi [chapter 8.11 patent gazette]

Free format text: REFERENTE AO DESPACHO 8.6 PUBLICADO NA RPI 1909 DE 07/08/2007.