ATE524828T1 - Verfahren zur verringerung der rauhigkeit einer dicken isolationsschicht - Google Patents
Verfahren zur verringerung der rauhigkeit einer dicken isolationsschichtInfo
- Publication number
- ATE524828T1 ATE524828T1 AT06777736T AT06777736T ATE524828T1 AT E524828 T1 ATE524828 T1 AT E524828T1 AT 06777736 T AT06777736 T AT 06777736T AT 06777736 T AT06777736 T AT 06777736T AT E524828 T1 ATE524828 T1 AT E524828T1
- Authority
- AT
- Austria
- Prior art keywords
- substrate
- insulator layer
- less
- roughness
- reducing
- Prior art date
Links
- 238000000034 method Methods 0.000 title abstract 2
- 238000009413 insulation Methods 0.000 title 1
- 239000012212 insulator Substances 0.000 abstract 6
- 239000000758 substrate Substances 0.000 abstract 6
- 238000000151 deposition Methods 0.000 abstract 1
- 238000009499 grossing Methods 0.000 abstract 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/20—Deposition of semiconductor materials on a substrate, e.g. epitaxial growth solid phase epitaxy
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/7624—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
- H01L21/76251—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques
- H01L21/76254—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques with separation/delamination along an ion implanted layer, e.g. Smart-cut, Unibond
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/31051—Planarisation of the insulating layers
- H01L21/31053—Planarisation of the insulating layers involving a dielectric removal step
- H01L21/31055—Planarisation of the insulating layers involving a dielectric removal step the removal being a chemical etching step, e.g. dry etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31105—Etching inorganic layers
- H01L21/31111—Etching inorganic layers by chemical means
- H01L21/31116—Etching inorganic layers by chemical means by dry-etching
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- General Chemical & Material Sciences (AREA)
- Inorganic Chemistry (AREA)
- Formation Of Insulating Films (AREA)
- Element Separation (AREA)
- Pressure Welding/Diffusion-Bonding (AREA)
- Manufacturing Of Printed Wiring (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
- Magnetic Heads (AREA)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
FR0507573A FR2888663B1 (fr) | 2005-07-13 | 2005-07-13 | Procede de diminution de la rugosite d'une couche epaisse d'isolant |
PCT/EP2006/064169 WO2007006803A1 (fr) | 2005-07-13 | 2006-07-12 | Procede de diminution de la rugosite d'une couche epaisse d'isolant |
Publications (1)
Publication Number | Publication Date |
---|---|
ATE524828T1 true ATE524828T1 (de) | 2011-09-15 |
Family
ID=36090950
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
AT06777736T ATE524828T1 (de) | 2005-07-13 | 2006-07-12 | Verfahren zur verringerung der rauhigkeit einer dicken isolationsschicht |
Country Status (9)
Country | Link |
---|---|
US (2) | US7446019B2 (de) |
EP (1) | EP1902463B1 (de) |
JP (1) | JP4927080B2 (de) |
KR (1) | KR100958467B1 (de) |
CN (1) | CN100576462C (de) |
AT (1) | ATE524828T1 (de) |
FR (1) | FR2888663B1 (de) |
SG (1) | SG151287A1 (de) |
WO (1) | WO2007006803A1 (de) |
Families Citing this family (49)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7115530B2 (en) * | 2003-12-03 | 2006-10-03 | Texas Instruments Incorporated | Top surface roughness reduction of high-k dielectric materials using plasma based processes |
EP1789999B1 (de) * | 2004-09-16 | 2017-06-07 | Soitec | Verfahren für das herstellen von einer siliziumdioxidenschicht |
FR2911597B1 (fr) * | 2007-01-22 | 2009-05-01 | Soitec Silicon On Insulator | Procede de formation et de controle d'interfaces rugueuses. |
FR2911598B1 (fr) * | 2007-01-22 | 2009-04-17 | Soitec Silicon On Insulator | Procede de rugosification de surface. |
FR2912839B1 (fr) * | 2007-02-16 | 2009-05-15 | Soitec Silicon On Insulator | Amelioration de la qualite de l'interface de collage par nettoyage froid et collage a chaud |
WO2008123116A1 (en) * | 2007-03-26 | 2008-10-16 | Semiconductor Energy Laboratory Co., Ltd. | Soi substrate and method for manufacturing soi substrate |
WO2008123117A1 (en) * | 2007-03-26 | 2008-10-16 | Semiconductor Energy Laboratory Co., Ltd. | Soi substrate and method for manufacturing soi substrate |
CN101281912B (zh) * | 2007-04-03 | 2013-01-23 | 株式会社半导体能源研究所 | Soi衬底及其制造方法以及半导体装置 |
CN102623400B (zh) | 2007-04-13 | 2015-05-20 | 株式会社半导体能源研究所 | 显示器件、用于制造显示器件的方法、以及soi衬底 |
KR101440930B1 (ko) * | 2007-04-20 | 2014-09-15 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | Soi 기판의 제작방법 |
EP1993128A3 (de) * | 2007-05-17 | 2010-03-24 | Semiconductor Energy Laboratory Co., Ltd. | Verfahren zur Herstellung eines SOI-Substrats |
US8513678B2 (en) | 2007-05-18 | 2013-08-20 | Semiconductor Energy Laboratory Co., Ltd. | Light-emitting device |
US7763502B2 (en) * | 2007-06-22 | 2010-07-27 | Semiconductor Energy Laboratory Co., Ltd | Semiconductor substrate, method for manufacturing semiconductor substrate, semiconductor device, and electronic device |
FR2923079B1 (fr) * | 2007-10-26 | 2017-10-27 | S O I Tec Silicon On Insulator Tech | Substrats soi avec couche fine isolante enterree |
CN101842910B (zh) * | 2007-11-01 | 2013-03-27 | 株式会社半导体能源研究所 | 用于制造光电转换器件的方法 |
JP5354900B2 (ja) * | 2007-12-28 | 2013-11-27 | 株式会社半導体エネルギー研究所 | 半導体基板の作製方法 |
US8093136B2 (en) * | 2007-12-28 | 2012-01-10 | Semiconductor Energy Laboratory Co., Ltd. | Method for manufacturing SOI substrate |
FR2926674B1 (fr) * | 2008-01-21 | 2010-03-26 | Soitec Silicon On Insulator | Procede de fabrication d'une structure composite avec couche d'oxyde de collage stable |
JP5503876B2 (ja) * | 2008-01-24 | 2014-05-28 | 株式会社半導体エネルギー研究所 | 半導体基板の製造方法 |
US8119490B2 (en) * | 2008-02-04 | 2012-02-21 | Semiconductor Energy Laboratory Co., Ltd. | Method for manufacturing SOI substrate |
US7858495B2 (en) * | 2008-02-04 | 2010-12-28 | Semiconductor Energy Laboratory Co., Ltd. | Method for manufacturing SOI substrate |
JP4577382B2 (ja) * | 2008-03-06 | 2010-11-10 | 信越半導体株式会社 | 貼り合わせウェーハの製造方法 |
KR101541940B1 (ko) | 2008-04-01 | 2015-08-04 | 신에쓰 가가꾸 고교 가부시끼가이샤 | Soi 기판의 제조 방법 |
FR2931585B1 (fr) * | 2008-05-26 | 2010-09-03 | Commissariat Energie Atomique | Traitement de surface par plasma d'azote dans un procede de collage direct |
JP5548395B2 (ja) * | 2008-06-25 | 2014-07-16 | 株式会社半導体エネルギー研究所 | Soi基板の作製方法 |
JP5663150B2 (ja) * | 2008-07-22 | 2015-02-04 | 株式会社半導体エネルギー研究所 | Soi基板の作製方法 |
US20100022070A1 (en) * | 2008-07-22 | 2010-01-28 | Semiconductor Energy Laboratory Co., Ltd. | Method for manufacturing soi substrate |
SG160295A1 (en) * | 2008-09-29 | 2010-04-29 | Semiconductor Energy Lab | Method for manufacturing semiconductor device |
US8741740B2 (en) * | 2008-10-02 | 2014-06-03 | Semiconductor Energy Laboratory Co., Ltd. | Method for manufacturing SOI substrate |
JP5496598B2 (ja) * | 2008-10-31 | 2014-05-21 | 信越化学工業株式会社 | シリコン薄膜転写絶縁性ウェーハの製造方法 |
FR2942911B1 (fr) * | 2009-03-09 | 2011-05-13 | Soitec Silicon On Insulator | Procede de realisation d'une heterostructure avec adaptation locale de coefficient de dilatation thermique |
FR2951026B1 (fr) * | 2009-10-01 | 2011-12-02 | St Microelectronics Sa | Procede de fabrication de resonateurs baw sur une tranche semiconductrice |
FR2951024B1 (fr) | 2009-10-01 | 2012-03-23 | St Microelectronics Sa | Procede de fabrication de resonateur baw a facteur de qualite eleve |
FR2951023B1 (fr) | 2009-10-01 | 2012-03-09 | St Microelectronics Sa | Procede de fabrication d'oscillateurs monolithiques a resonateurs baw |
JP5917036B2 (ja) | 2010-08-05 | 2016-05-11 | 株式会社半導体エネルギー研究所 | Soi基板の作製方法 |
JP2012156495A (ja) | 2011-01-07 | 2012-08-16 | Semiconductor Energy Lab Co Ltd | Soi基板の作製方法 |
EP3442006A3 (de) | 2011-01-25 | 2019-02-20 | EV Group E. Thallner GmbH | Verfahren zum permanenten bonden von wafern |
SG192180A1 (en) | 2011-04-08 | 2013-08-30 | Ev Group E Thallner Gmbh | Method for permanent bonding of wafer |
US8802534B2 (en) | 2011-06-14 | 2014-08-12 | Semiconductor Energy Laboratory Co., Ltd. | Method for forming SOI substrate and apparatus for forming the same |
KR102148336B1 (ko) * | 2013-11-26 | 2020-08-27 | 삼성전자주식회사 | 표면 처리 방법, 반도체 제조 방법 및 이에 의해 제조된 반도체 장치 |
WO2015147952A2 (en) * | 2014-01-29 | 2015-10-01 | Palvannanathan Ganesan | Floating nuclear power reactor with a self-cooling containment structure and an emergency heat exchange system |
CN107004639B (zh) * | 2014-07-08 | 2021-02-05 | 麻省理工学院 | 衬底制造方法 |
FR3036200B1 (fr) * | 2015-05-13 | 2017-05-05 | Soitec Silicon On Insulator | Methode de calibration pour equipements de traitement thermique |
WO2017102383A1 (en) * | 2015-12-18 | 2017-06-22 | Asml Netherlands B.V. | A method of manufacturing a membrane assembly for euv lithography, a membrane assembly, a lithographic apparatus, and a device manufacturing method |
FR3045939B1 (fr) * | 2015-12-22 | 2018-03-30 | Commissariat A L'energie Atomique Et Aux Energies Alternatives | Procede de collage direct entre deux structures |
US10559465B2 (en) | 2017-07-24 | 2020-02-11 | Applied Materials, Inc. | Pre-treatment approach to improve continuity of ultra-thin amorphous silicon film on silicon oxide |
FR3079345B1 (fr) * | 2018-03-26 | 2020-02-21 | Soitec | Procede de fabrication d'un substrat pour dispositif radiofrequence |
JP7487659B2 (ja) * | 2020-12-25 | 2024-05-21 | 株式会社Sumco | Soiウェーハの製造方法 |
CN114688950B (zh) * | 2022-05-31 | 2022-08-23 | 陕西建工第一建设集团有限公司 | 一种建筑施工用铝合金板平整检测装置 |
Family Cites Families (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6489255B1 (en) * | 1995-06-05 | 2002-12-03 | International Business Machines Corporation | Low temperature/low dopant oxide glass film |
US6051478A (en) * | 1997-12-18 | 2000-04-18 | Advanced Micro Devices, Inc. | Method of enhancing trench edge oxide quality |
US6271101B1 (en) * | 1998-07-29 | 2001-08-07 | Semiconductor Energy Laboratory Co., Ltd. | Process for production of SOI substrate and process for production of semiconductor device |
US6489241B1 (en) * | 1999-09-17 | 2002-12-03 | Applied Materials, Inc. | Apparatus and method for surface finishing a silicon film |
US6902987B1 (en) * | 2000-02-16 | 2005-06-07 | Ziptronix, Inc. | Method for low temperature bonding and bonded structure |
FR2827078B1 (fr) * | 2001-07-04 | 2005-02-04 | Soitec Silicon On Insulator | Procede de diminution de rugosite de surface |
US7749910B2 (en) * | 2001-07-04 | 2010-07-06 | S.O.I.Tec Silicon On Insulator Technologies | Method of reducing the surface roughness of a semiconductor wafer |
JP4086272B2 (ja) * | 2001-07-26 | 2008-05-14 | 株式会社東芝 | 半導体装置 |
FR2835095B1 (fr) * | 2002-01-22 | 2005-03-18 | Procede de preparation d'ensembles a semi-conducteurs separables, notamment pour former des substrats pour l'electronique, l'optoelectrique et l'optique | |
US6869821B2 (en) * | 2002-12-30 | 2005-03-22 | Xerox Corporation | Method for producing organic electronic devices on deposited dielectric materials |
KR100889886B1 (ko) * | 2003-01-07 | 2009-03-20 | 에스. 오. 이. 떼끄 씰리꽁 오 냉쉴라또흐 떼끄놀로지 | 박층을 박리한 후 다층 구조를 포함하는 웨이퍼의 재활용방법 |
JP2004259970A (ja) * | 2003-02-26 | 2004-09-16 | Shin Etsu Handotai Co Ltd | Soiウエーハの製造方法及びsoiウエーハ |
US6723666B1 (en) * | 2003-03-06 | 2004-04-20 | Advanced Micro Devices, Inc. | Method for reducing gate oxide surface irregularities |
US6982210B2 (en) * | 2003-07-10 | 2006-01-03 | S.O.I.Tec Silicon On Insulator Technologies S.A. | Method for manufacturing a multilayer semiconductor structure that includes an irregular layer |
FR2857983B1 (fr) * | 2003-07-24 | 2005-09-02 | Soitec Silicon On Insulator | Procede de fabrication d'une couche epitaxiee |
FR2857982B1 (fr) * | 2003-07-24 | 2007-05-18 | Soitec Silicon On Insulator | Procede de fabrication d'une couche epitaxiee |
JP2005150686A (ja) * | 2003-10-22 | 2005-06-09 | Sharp Corp | 半導体装置およびその製造方法 |
US20050250346A1 (en) * | 2004-05-06 | 2005-11-10 | Applied Materials, Inc. | Process and apparatus for post deposition treatment of low k dielectric materials |
US7349140B2 (en) * | 2005-05-31 | 2008-03-25 | Miradia Inc. | Triple alignment substrate method and structure for packaging devices |
-
2005
- 2005-07-13 FR FR0507573A patent/FR2888663B1/fr not_active Expired - Fee Related
-
2006
- 2006-07-05 US US11/481,701 patent/US7446019B2/en active Active
- 2006-07-12 SG SG200901884-7A patent/SG151287A1/en unknown
- 2006-07-12 WO PCT/EP2006/064169 patent/WO2007006803A1/fr active Application Filing
- 2006-07-12 CN CN200680030390A patent/CN100576462C/zh active Active
- 2006-07-12 JP JP2008520879A patent/JP4927080B2/ja active Active
- 2006-07-12 EP EP06777736A patent/EP1902463B1/de active Active
- 2006-07-12 AT AT06777736T patent/ATE524828T1/de not_active IP Right Cessation
- 2006-07-12 KR KR1020087001701A patent/KR100958467B1/ko active IP Right Grant
-
2008
- 2008-09-19 US US12/234,280 patent/US8183128B2/en active Active
Also Published As
Publication number | Publication date |
---|---|
US20070020947A1 (en) | 2007-01-25 |
US8183128B2 (en) | 2012-05-22 |
US7446019B2 (en) | 2008-11-04 |
JP2009501440A (ja) | 2009-01-15 |
SG151287A1 (en) | 2009-04-30 |
US20090023267A1 (en) | 2009-01-22 |
FR2888663B1 (fr) | 2008-04-18 |
KR100958467B1 (ko) | 2010-05-17 |
EP1902463B1 (de) | 2011-09-14 |
WO2007006803A1 (fr) | 2007-01-18 |
CN101243545A (zh) | 2008-08-13 |
KR20080031747A (ko) | 2008-04-10 |
EP1902463A1 (de) | 2008-03-26 |
JP4927080B2 (ja) | 2012-05-09 |
CN100576462C (zh) | 2009-12-30 |
FR2888663A1 (fr) | 2007-01-19 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
ATE524828T1 (de) | Verfahren zur verringerung der rauhigkeit einer dicken isolationsschicht | |
ATE553229T1 (de) | Verfahren zur beschichtung von metallischen oberflächen mit einer silan-reichen zusammensetzung | |
ATE550787T1 (de) | Verfahren zur herstellung einer monokristallinen solarzelle | |
MY148830A (en) | Method for plasma etching performance enhancement | |
SG130125A1 (en) | Methods for applying a hybrid thermal barrier coating, and coating articles | |
ATE361379T1 (de) | Oberflächenbeschichtungsverfahren | |
ATE491052T1 (de) | Verfahren zum behandeln der schaufelspitze einer turbinenschaufel sowie mit einem solchen verfahren behandelte turbinenschaufel | |
WO2009114281A3 (en) | Smoothing a metallic substrate for a solar cell | |
TW200616053A (en) | A method for making a semiconductor device that includes a metal gate electrode | |
TW200501269A (en) | Method for manufacturing a wiring | |
TW200615715A (en) | Semiconductor processing using energized hydrogen gas and in combination with wet cleaning | |
BRPI0414904A (pt) | método melhorado para tratamento de microdesbaste de circuito de cobre e de metal misto | |
DE502007001238D1 (de) | Verfahren zum aufbringen einer metallischen deckschicht auf einen hochtemperatursupraleiter | |
DE69942034D1 (de) | Verfahren zur ätzung eines substrats | |
TW200737346A (en) | Sequential oxide removal using fluorine and hydrogen | |
TW200725871A (en) | Method for fabricating capacitor in semiconductor device | |
TW200746265A (en) | Methods and apparatus for epitaxial film formation | |
ATE507579T1 (de) | Verfahren zur atomschichtabscheidung | |
ATE554198T1 (de) | Vorrichtung und verfahren zur abscheidung von schichten aus diamantartigem kohlenstoff | |
WO2019222330A3 (en) | Singulated electronic substrates on a flexible or rigid carrier and related methods | |
SG162751A1 (en) | Process for making a metal seed layer | |
TW200709280A (en) | Method of smoothening dielectric layer | |
TW200515501A (en) | Method of improving low-k film property and damascene process using the same | |
TW200802513A (en) | Method for manufacturing heat sink of semiconductor device | |
ATE454807T1 (de) | Verfahren zum herstellen eines leiterplattenelements sowie leiterplattenelement |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
RER | Ceased as to paragraph 5 lit. 3 law introducing patent treaties |