WO2021153112A1 - Procédé de fabrication d'une microstructure remplie de métal - Google Patents

Procédé de fabrication d'une microstructure remplie de métal Download PDF

Info

Publication number
WO2021153112A1
WO2021153112A1 PCT/JP2020/048124 JP2020048124W WO2021153112A1 WO 2021153112 A1 WO2021153112 A1 WO 2021153112A1 JP 2020048124 W JP2020048124 W JP 2020048124W WO 2021153112 A1 WO2021153112 A1 WO 2021153112A1
Authority
WO
WIPO (PCT)
Prior art keywords
metal
semiconductor element
filled microstructure
plating
anisotropic conductive
Prior art date
Application number
PCT/JP2020/048124
Other languages
English (en)
Japanese (ja)
Inventor
雄一 糟谷
Original Assignee
富士フイルム株式会社
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 富士フイルム株式会社 filed Critical 富士フイルム株式会社
Priority to CN202080094351.7A priority Critical patent/CN115003864A/zh
Priority to JP2021574546A priority patent/JP7369797B2/ja
Publication of WO2021153112A1 publication Critical patent/WO2021153112A1/fr

Links

Images

Classifications

    • CCHEMISTRY; METALLURGY
    • C23COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
    • C23CCOATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
    • C23C28/00Coating for obtaining at least two superposed coatings either by methods not provided for in a single one of groups C23C2/00 - C23C26/00 or by combinations of methods provided for in subclasses C23C and C25C or C25D
    • CCHEMISTRY; METALLURGY
    • C25ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
    • C25DPROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
    • C25D11/00Electrolytic coating by surface reaction, i.e. forming conversion layers
    • C25D11/02Anodisation
    • C25D11/04Anodisation of aluminium or alloys based thereon
    • CCHEMISTRY; METALLURGY
    • C25ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
    • C25DPROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
    • C25D11/00Electrolytic coating by surface reaction, i.e. forming conversion layers
    • C25D11/02Anodisation
    • C25D11/04Anodisation of aluminium or alloys based thereon
    • C25D11/18After-treatment, e.g. pore-sealing
    • CCHEMISTRY; METALLURGY
    • C25ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
    • C25DPROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
    • C25D11/00Electrolytic coating by surface reaction, i.e. forming conversion layers
    • C25D11/02Anodisation
    • C25D11/04Anodisation of aluminium or alloys based thereon
    • C25D11/18After-treatment, e.g. pore-sealing
    • C25D11/20Electrolytic after-treatment
    • CCHEMISTRY; METALLURGY
    • C25ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
    • C25DPROCESSES FOR THE ELECTROLYTIC OR ELECTROPHORETIC PRODUCTION OF COATINGS; ELECTROFORMING; APPARATUS THEREFOR
    • C25D5/00Electroplating characterised by the process; Pretreatment or after-treatment of workpieces

Definitions

  • the present invention relates to a method for producing a metal-filled microstructure in which a plurality of pores are filled with a metal for an oxide film having a plurality of pores, and in particular, metal plating is performed in a supercritical state or a subcritical state.
  • the present invention relates to a method for producing a metal-filled microstructure in which a plurality of pores are filled with metal.
  • Metal-filled microstructures in which a plurality of through holes penetrating in the thickness direction of an insulating base material such as an oxide film are filled with metal are one of the fields that have been attracting attention in nanotechnology in recent years.
  • Metal-filled microstructures are expected to be used, for example, in battery electrodes, gas permeable membranes, sensors, and anisotropic conductive members. Since the heterogeneous conductive member can obtain an electrical connection between the electronic component and the circuit board simply by inserting it between the electronic component such as a semiconductor element and the circuit board and pressurizing it, the electronic component such as the semiconductor element can be used. It is widely used as an electrical connection member and an inspection connector for performing functional inspections. In particular, electronic components such as semiconductor elements are significantly downsized.
  • a plating method is used for metal filling in a plurality of through holes.
  • electrolytic plating or electroless plating is used.
  • an electroplating solution and a surfactant in which at least one of carbon dioxide and an inert gas is added and dispersed in an amount in which the metal powder does not dissolve is used.
  • an electroplating method that contains an activator and performs electroplating in a supercritical state or a subcritical state by utilizing an induced eutectoid phenomenon.
  • the metal powder is a metal of the same type as at least one of the metal substrate and the metal coating obtained by electroplating.
  • An object of the present invention is to provide a method for producing a metal-filled microstructure in which metal filling defects in a plurality of pores are suppressed when the metal is filled in the plurality of pores.
  • the first aspect of the present invention is a step of providing an insulating film having a plurality of pores on the surface of a metal member to obtain a structure having the metal member and the insulating film.
  • the structure has at least a surface on the side having an insulating film, which is subjected to metal plating in a supercritical state or a subcritical state and a metal is filled in a plurality of pores.
  • a metal layer other than the valve metal exists at the bottom of the pores of the structure, and a metal layer other than the valve metal is formed in a region of 80% or more of the area of the bottom of the pores.
  • the plating step is a step of forming a metal layer other than the valve metal at the bottom of the pores at the start of the plating step. It is preferable to carry out the process in a state where a metal layer other than the valve metal is formed in a region of 80% or more in terms of area.
  • the metal member is made of a metal other than the valve metal, and it is preferable that the metal member is exposed at the bottom of the pores.
  • the plurality of pores preferably have an average diameter of 1 ⁇ m or less.
  • the insulating film is preferably an oxide film.
  • the oxide film is preferably an anodic oxide film of aluminum.
  • the metal layer other than the valve metal is preferably composed of a metal nobler than aluminum.
  • the metal member is preferably composed of a noble metal or a valve metal.
  • FIG. 1 It is a schematic cross-sectional view which shows one step of the 1st aspect of the manufacturing method of the metal-filled microstructure of the embodiment of this invention. It is a schematic cross-sectional view which shows one step of the 1st aspect of the manufacturing method of the metal-filled microstructure of the embodiment of this invention. It is a schematic cross-sectional view which shows one step of the 1st aspect of the manufacturing method of the metal-filled microstructure of the embodiment of this invention. It is a schematic cross-sectional view which shows one step of the 1st aspect of the manufacturing method of the metal-filled microstructure of the embodiment of this invention. It is a schematic cross-sectional view which shows one step of the 1st aspect of the manufacturing method of the metal-filled microstructure of the embodiment of this invention. FIG.
  • FIG. 5 is a schematic cross-sectional view showing an enlarged view of one step of the first aspect of the method for manufacturing a metal-filled microstructure according to an embodiment of the present invention. It is a schematic cross-sectional view which shows one step of the 2nd aspect of the manufacturing method of the metal-filled microstructure of the embodiment of this invention. It is a schematic cross-sectional view which shows one step of the 2nd aspect of the manufacturing method of the metal-filled microstructure of the embodiment of this invention. It is a schematic cross-sectional view which shows one step of the 2nd aspect of the manufacturing method of the metal-filled microstructure of the embodiment of this invention. It is a schematic cross-sectional view which shows one step of the 2nd aspect of the manufacturing method of the metal-filled microstructure of the embodiment of this invention.
  • FIG. 5 is a schematic cross-sectional view showing an enlarged view of one step of the second aspect of the method for manufacturing a metal-filled microstructure according to an embodiment of the present invention. It is a schematic diagram which shows the electrolytic plating apparatus used in the plating process among the manufacturing method of the metal-filled microstructure of the embodiment of this invention. It is a top view which shows an example of the metal-filled microstructure of the embodiment of this invention. It is a schematic cross-sectional view which shows an example of the metal-filled microstructure of embodiment of this invention. It is a schematic cross-sectional view which shows an example of the structure of the anisotropic conductive material using the metal-filled microstructure of the embodiment of this invention.
  • the metal-filled microstructure to be produced has an insulating base material composed of an insulating film.
  • the insulating film is composed of, for example, an oxide film.
  • the oxide film is not particularly limited, but is composed of an anodic oxide film of aluminum.
  • An example will be described in which the oxide film is composed of an anodic oxide film of aluminum. In this case, an aluminum member is used as the metal member.
  • FIG. 1 to 5 are schematic cross-sectional views showing a first aspect of the method for manufacturing a metal-filled microstructure according to an embodiment of the present invention in order of steps.
  • FIG. 6 is a schematic cross-sectional view showing one step of the first aspect of the method for manufacturing a metal-filled microstructure according to the embodiment of the present invention in an enlarged manner.
  • the metal member for example, the aluminum member 10 shown in FIG. 1 is prepared.
  • the aluminum member 10 has a thickness depending on the thickness of the aluminum anodic oxide film 14 of the finally obtained metal-filled microstructure 20 (see FIG. 5), that is, the thickness of the insulating base material, the processing apparatus, and the like. The thickness is appropriately determined.
  • the aluminum member 10 is, for example, a rectangular plate material.
  • the surface 10a (see FIG. 1) on one side of the aluminum member 10 is anodized.
  • the surface 10a (see FIG. 1) on one side of the aluminum member 10 is anodized and exists at the bottom of the plurality of through holes 12 extending in the thickness direction Dt of the aluminum member 10 as shown in FIG.
  • An anodized film 14 having a barrier layer 13 is formed.
  • the above-mentioned anodizing step is called an anodizing treatment step.
  • an oxide film having a plurality of pores is provided on the surface of the metal member to obtain a structure having the metal member and the oxide film.
  • the surface 10a on one side of the aluminum member 10 is anodized, and the aluminum anodic oxide film 14 having a plurality of through holes 12 is provided on the surface 10a of the aluminum member 10, and the aluminum member 10 and the anodic oxide film 14 are provided.
  • the structure 17 is not limited to being obtained by anodizing the aluminum member 10. As will be described later, the structure 17 can also be obtained by providing a metal member on the oxide film.
  • the barrier layer 13 exists at the bottom of the through holes 12 as described above, but the barrier layer 13 is removed as shown in FIG.
  • the step of removing the barrier layer 13 is called a barrier layer removing step.
  • the barrier layer 13 of the anodized film 14 is removed by using an alkaline aqueous solution containing ions of metal M1 having a higher hydrogen overvoltage than aluminum, and at the same time, for example, the bottom of the through hole 12 of the structure 17 is used.
  • a metal layer 15a made of a metal other than the valve metal (metal M1) is formed on the 12c.
  • the metal layer 15a other than the valve metal is exposed at the bottom 12c of the through hole 12 of the structure 17.
  • a metal layer 15a is formed on the surface 10a of the aluminum member 10 at the bottom 12c of the through hole 12 of the structure 17.
  • a metal layer 15a other than the valve metal is formed on a region of 80% or more of the bottom portion 12c of the through hole 12 in the structure 17.
  • the rate at which a metal layer other than the valve metal is formed in the region at the bottom of the pores is called the area ratio. If the metal layer 15a is formed in a region of 80% or more of the bottom portion 12c of the through hole 12 in the structure 17, the area ratio of the metal layer 15a is 80%.
  • the metal layer 15a is formed on a region of 80% or more of the bottom portion 12c of the through hole 12, and 95% or more of the area of the surface 12d of the bottom portion 12c of the through hole 12. It is more preferable that the metal layer 15a is formed with respect to the region, and it is most preferable that the metal layer 15a is formed with respect to the region having an area of 100% of the bottom portion 12c of the through hole 12.
  • the above-mentioned barrier layer removing step also serves as a step of forming a metal layer made of a metal other than the valve metal at the bottom of the pores.
  • the step of forming the metal layer described above is a step carried out between the step of obtaining the structure and the step of plating.
  • a metal layer other than the valve metal is present at the bottom 12c of the through hole 12, and the area of the surface 10a of the aluminum member 10 at the bottom 12c of the through hole 12 is 80.
  • a metal layer 15a or the like is formed in a region of% or more.
  • the proportion of the surface 10a of the aluminum member 10 in the structure 17 covered by the metal layer 15a is such that the anodized film is cut with a FIB (Focused Ion Beam) in the thickness direction, and the cross section thereof is formed by FE-.
  • a surface photograph (magnification of 50,000 times) was taken in 10 fields of view by SEM, and the area ratio of the metal layer formed on the surface of the member with exposed pores in each field of view was measured and calculated as the average value. If a metal layer other than the valve metal is formed in a region of 80% or more of the bottom 12c of the through hole 12 of the structure 17, the area of the surface 10a of the aluminum member 10 in the structure 17 is set. The region is not limited to 80% or more covered with the metal layer 15a as shown in FIG.
  • the inside of the through hole 12 of the anodic oxide film 14 is filled with the metal 15b.
  • the metal layer 15a made of metal (metal M1) can be used as an electrode during metal plating.
  • the plating step of filling the inside of the through hole 12 with the metal 15b will be described in detail later.
  • it is called metal 15 in which the metal layer 15a and the metal 15b are packed together.
  • the aluminum member 10 is removed as shown in FIG. As a result, the metal-filled microstructure 20 is obtained.
  • the step of removing the aluminum member 10 is called a substrate removing step.
  • the barrier layer 13 is simply removed by removing the barrier layer using a metal member, for example, an alkaline aqueous solution containing ions of metal M1 having a higher hydrogen overvoltage than aluminum.
  • a metal layer 15a of metal M1 that is less likely to generate hydrogen gas than aluminum is formed on the aluminum member 10 exposed at the bottom 12c of the through hole 12.
  • the in-plane uniformity of the metal filling becomes good. It is considered that this is because the generation of hydrogen gas by the plating solution was suppressed and the metal filling by the electrolytic plating proceeded easily.
  • a layer of metal M1 is formed under the barrier layer by using an alkaline aqueous solution containing ions of metal M1, which damages the interface between the aluminum member and the anodized film. It is considered that this is because the reception can be suppressed and the uniformity of dissolution of the barrier layer is improved. In this case as well, a region of 80% or more of the surface 10a of the aluminum member 10 in the structure 17 is covered with the metal layer 15a.
  • a metal layer 15a made of a metal (metal M1) was formed on the bottom 12c of the through hole 12, but the present invention is not limited to this, and only the barrier layer 13 is removed to remove the through hole 12
  • the aluminum member 10 is exposed at the bottom of the.
  • a metal layer 15a is formed as a coating material on the surface 10a of the exposed aluminum member 10 at the bottom of the through hole 12 by using a vapor deposition method or a plating method.
  • a metal projecting step or a resin layer forming step may be included. The metal projecting step and the resin layer forming step will be described later.
  • ⁇ Second aspect> 7 to 10 are schematic cross-sectional views showing a second aspect of the method for manufacturing a metal-filled microstructure according to the embodiment of the present invention in order of steps.
  • FIG. 11 is a schematic cross-sectional view showing one step of the second aspect of the method for manufacturing a metal-filled microstructure according to the embodiment of the present invention in an enlarged manner.
  • FIGS. 7 to 11 the same components as those shown in FIGS. 1 to 5 are designated by the same reference numerals, and detailed description thereof will be omitted.
  • the second aspect is different from the first aspect described above in that the metal member 24 (see FIGS. 9 and 11) is used without using the aluminum member 10 as the metal member. Further, in the second aspect, the steps shown below are different from those in the first aspect described above.
  • the aluminum member 10 is removed from the structure 17 having the aluminum member 10 and the anodic oxide film 14 shown in FIG. 2 in the second aspect to obtain the anodic oxide film 14 shown in FIG. Since the substrate removing step can be used for removing the aluminum member 10, detailed description thereof will be omitted.
  • the through hole 12 of the anodic oxide film 14 shown in FIG. 7 is enlarged in diameter and the barrier layer 13 is removed, and as shown in FIG. 8, the through hole 12 penetrates the anodic oxide film 14 in the thickness direction Dt.
  • a pore wide treatment is used for expanding the diameter of the through hole 12 (pore).
  • the pore-wide treatment is a treatment in which the anodic oxide film is immersed in an acid aqueous solution or an alkaline aqueous solution to dissolve the anodic oxide film and expand the pore diameter of the through pores 12 (pores).
  • An aqueous solution of an inorganic acid such as phosphoric acid, sulfuric acid or hydrochloric acid or a mixture thereof, or an aqueous solution of sodium hydroxide, potassium hydroxide and lithium hydroxide can be used.
  • a metal member 24 is formed on the entire surface of the back surface 14b of the anodic oxide film 14 shown in FIG. 8, for example, as shown in FIG.
  • a structure 17 having the metal member 24 and the anodic oxide film 14 is obtained by providing the anodic oxide film 14 having a plurality of through holes 12 on the surface 24a of the metal member 24.
  • the step of forming the metal member 24 is called a metal member forming step.
  • a thin-film deposition method, a sputtering method, an electroless plating method, or the like is used for forming the metal member 24.
  • the metal member 24 is preferably made of a metal other than the valve metal, and is made of a noble metal such as Au (gold), for example.
  • the metal member 24 may be the same as the metal layer 15a described above.
  • the metal member 24 is provided on the back surface 14b side of the anodic oxide film 14.
  • the metal member 24 covers all the openings on the back surface 14b side of the anodic oxide film 14 of the through hole 12.
  • the metal member 24 is made of, for example, Au, and 100% of the surface 24a of the surface 24a of the metal member 24 is made of a metal other than the valve metal.
  • a metal layer other than the valve metal is exposed on the surface 12d of the bottom portion 12c of the through hole 12 of the structure 17. Moreover, 100% of the surface 12d of the bottom 12c of the through hole 12 can be made of non-valve metal. As a result, when the through hole 12 is filled with metal by metal plating, the plating is facilitated, it is suppressed that the metal is not sufficiently filled, and the through hole 12 is suppressed from being unfilled with metal.
  • a supercritical state or a subcritical state is formed inside the through hole 12 of the anodic oxide film 14 as in the first aspect.
  • the plating step of performing metal plating in the above the plurality of through holes 12 are filled with the metal 15b to form the conduction path 16.
  • the metal member 24 is removed to obtain the metal-filled microstructure 20 shown in FIG.
  • the method for removing the metal member 24 is not particularly limited as long as the metal member 24 can be removed, and examples thereof include etching and polishing.
  • the above-mentioned anodic oxidation treatment step, holding step, barrier layer removing step, plating step, surface metal projecting step, resin layer forming step, substrate removing step, and back surface metal projecting step may be combined. good. Further, a part of the surface of the aluminum member may be anodized by using a mask layer having a desired shape.
  • the above method for manufacturing a metal-filled microstructure the occurrence of partial filling defects in a plurality of through holes 12 (pores) can be suppressed, and the metal-filled microstructure with few filling defects in the through holes 12 can be suppressed. Can be obtained.
  • an anisotropic conductive member is manufactured using a metal-filled microstructure, the installation density of the conduction path is dramatically improved, and even now that the integration is further advanced, electronic components such as semiconductor elements are used. It can be used as an electrical connection member, an inspection connector, or the like.
  • the insulating base material is particularly limited as long as it is made of an inorganic material and has the same electrical resistivity (about 10 14 ⁇ ⁇ cm) as the insulating base material constituting a conventionally known anisotropic conductive film or the like. Not done. It should be noted that "consisting of an inorganic material” is a regulation for distinguishing from a polymer material constituting a resin layer, which will be described later, and is not limited to an insulating base material composed only of an inorganic material, but an inorganic material. Is the main component (50% by mass or more).
  • the insulating base material is composed of an oxide film as described above.
  • the oxide film is more preferably an anodic oxide film of a valve metal because through holes having a desired average diameter are formed and it is easy to form a conduction path described later.
  • the oxide film is an aluminum anodic oxide film as described above. Therefore, the metal member is preferably valve metal.
  • specific examples of the valve metal include aluminum, tantalum, niobium, titanium, hafnium, zirconium, zinc, tungsten, bismuth, and antimony.
  • an aluminum anodic oxide film is preferable because it has good dimensional stability and is relatively inexpensive. Therefore, it is preferable to manufacture a metal-filled microstructure using an aluminum member.
  • the metal member is used for manufacturing a metal-filled microstructure, preferably one capable of forming an anodic oxide film as described above, and preferably composed of the above-mentioned valve metal.
  • an aluminum member is used as the metal member.
  • a noble metal can be used in addition to the valve metal.
  • Noble metals include, for example, Au (gold), Ag (silver) and platinum group (Ru, Rh, Pd, Os, Ir, Pt) and the like.
  • the aluminum member is not particularly limited, and specific examples thereof include a pure aluminum plate; an alloy plate containing aluminum as a main component and containing a trace amount of foreign elements; high-purity aluminum is vapor-deposited on low-purity aluminum (for example, a recycled material).
  • the surface on which the anodic oxide film is provided by the anodizing treatment step preferably has an aluminum purity of 99.5% by mass or more, more preferably 99.9% by mass or more, and 99.99% by mass. It is more preferably mass% or more.
  • the aluminum purity is in the above range, the regularity of the through-hole arrangement becomes sufficient.
  • the surface of one side of the aluminum member to be anodized is subjected to heat treatment, degreasing treatment and mirror finish treatment in advance.
  • heat treatment the degreasing treatment, and the mirror finish treatment, the same treatments as those described in paragraphs [0044] to [0054] of JP-A-2008-270158 can be performed.
  • one side of the above-mentioned aluminum member is anodized, so that one side of the above-mentioned aluminum member has a through hole penetrating in the thickness direction and a barrier layer existing at the bottom of the through hole.
  • This is the process of forming a film.
  • a conventionally known method can be used, but from the viewpoint of increasing the regularity of the through-hole arrangement and ensuring the anisotropic conductivity of the metal-filled microstructure, a self-regulating method or a constant voltage treatment can be used. Is preferably used.
  • the average flow rate of the electrolytic solution in the anodizing treatment is preferably 0.5 to 20.0 m / min, more preferably 1.0 to 15.0 m / min, and 2.0 to 10.0 m / min. It is more preferably min.
  • the method for flowing the electrolytic solution under the above conditions is not particularly limited, but for example, a method using a general stirring device such as a stirrer is used. In particular, it is preferable to use a stirrer whose stirring speed can be controlled by a digital display because the average flow velocity can be controlled. Examples of such a stirrer include "Magnetic stirrer HS-50D (manufactured by AS ONE)" and the like.
  • anodizing treatment for example, a method of energizing an aluminum member as an anode in a solution having an acid concentration of 1 to 10% by mass can be used.
  • the solution used for the anodic oxidation treatment is preferably an acid solution, and sulfuric acid, phosphoric acid, chromic acid, oxalic acid, benzenesulfonic acid, amidosulfonic acid, glycolic acid, tartrate acid, phosphoric acid, citric acid and the like are more preferable.
  • sulfuric acid, phosphoric acid and oxalic acid are particularly preferable. These acids can be used alone or in combination of two or more.
  • the conditions of the anodic oxidation treatment cannot be unconditionally determined because they vary depending on the electrolytic solution used, but in general, the electrolytic solution concentration is 0.1 to 20% by mass, the liquid temperature is -10 to 30 ° C, and the current.
  • the density is preferably 0.01 to 20 A / dm 2 , the voltage is 3 to 300 V, the electrolysis time is preferably 0.5 to 30 hours, the electrolyte concentration is 0.5 to 15 mass%, the liquid temperature is -5 to 25 ° C, and the current density. More preferably, the concentration is 0.05 to 15 A / dm 2 , the voltage is 5 to 250 V, and the electrolysis time is 1 to 25 hours. It is more preferable that / dm 2 , the voltage is 10 to 200 V, and the electrolysis time is 2 to 20 hours.
  • the average thickness of the anodizing film formed by the anodizing treatment is 30 ⁇ m or less from the viewpoint of supplying the metal-filled microstructure 20 in a form wound around the winding core. It is preferably 5 to 20 ⁇ m, more preferably 5 to 20 ⁇ m.
  • the average thickness is obtained by cutting the anodized film in the thickness direction with a focused ion beam (FIB) and cutting the cross section with a field emission scanning electron microscope (FE-SEM). ) was taken, and a surface photograph (magnification of 50,000 times) was taken and calculated as an average value measured at 10 points.
  • FIB focused ion beam
  • FE-SEM field emission scanning electron microscope
  • the method for producing a metal-filled microstructure may include a holding step.
  • the holding step is a voltage of 95% or more and 105% or less of the holding voltage selected from the range of 1 V or more and less than 30% of the voltage in the above-mentioned anodizing treatment step after the above-mentioned anodizing treatment step for a total of 5 minutes or more.
  • This is the process of holding.
  • the holding step is a total of 95% or more and 105% or less of the holding voltage selected from the range of 1 V or more and less than 30% of the voltage in the above-mentioned anodizing treatment step after the above-mentioned anodizing treatment step.
  • This is a step of performing electrolytic treatment for 5 minutes or more.
  • the "voltage in the anodizing treatment” is a voltage applied between the aluminum and the counter electrode. For example, if the electrolysis time by the anodizing treatment is 30 minutes, the voltage maintained for 30 minutes. It is the average value.
  • the voltage in the holding step is 5% or more and 25% or less of the voltage in the anodizing process. It is preferably 5% or more and 20% or less.
  • the total holding time in the holding step is preferably 5 minutes or more and 20 minutes or less, more preferably 5 minutes or more and 15 minutes or less, and 5 minutes or more. It is more preferably 10 minutes or less.
  • the holding time in the holding step may be 5 minutes or more in total, but is preferably 5 minutes or more continuously.
  • the voltage in the holding step may be set by continuously or stepwise (step-like) dropping from the voltage in the anodizing process to the voltage in the holding step, but for the reason that the in-plane uniformity is further improved. It is preferable to set the voltage to 95% or more and 105% or less of the above-mentioned holding voltage within 1 second after the completion of the anodizing treatment step.
  • the above-mentioned holding step can also be performed continuously with the above-mentioned anodizing treatment step by, for example, lowering the electrolytic potential at the end of the above-mentioned anodizing treatment step.
  • the same electrolytic solution and treatment conditions as those of the above-mentioned conventionally known anodizing treatment can be adopted except for the conditions other than the electrolytic potential.
  • the barrier layer removing step is a step of removing the barrier layer of the anodic oxide film by using, for example, an alkaline aqueous solution containing ions of a metal M1 having a hydrogen overvoltage higher than that of aluminum.
  • the barrier layer removing step described above the barrier layer is removed, and as shown in FIG. 3, a metal layer 15a made of metal M1 is formed at the bottom 12c of the through hole 12.
  • the hydrogen overvoltage means a voltage required for hydrogen to be generated.
  • the hydrogen overvoltage of aluminum (Al) is ⁇ 1.66 V (Journal of the Chemical Society of Japan, 1982, (8)). , P1305-1313).
  • Metal M1 having a higher hydrogen overvoltage than that of aluminum and the value of the hydrogen overvoltage thereof are shown below.
  • the metal M1 used in the barrier layer removing step described above is used because it causes a substitution reaction with the metal M2 to be filled in the anodization treatment step described later and has less influence on the electrical characteristics of the metal filled inside the through hole.
  • a metal other than the valve metal is used as the metal M1 used in the above-mentioned barrier layer removal step, and the metal other than the valve metal is It is preferably a noble metal rather than aluminum.
  • a metal that is more noble than aluminum is a metal that is more difficult to ionize than aluminum.
  • Metals that are more noble than aluminum are, for example, Zn, Cr, Fe, Co, Ni, Sn, Pb, Cu, Ag, and Au.
  • Examples of the above-mentioned metal M1 include Zn, Fe, Ni, Sn and the like. Among them, Zn and Ni are preferably used, and Zn is more preferably used.
  • examples of the metal M1 used in the barrier layer removing step described above include Zn and Fe, and among them, Zn is preferably used.
  • the method of removing the barrier layer using such an alkaline aqueous solution containing the ions of the metal M1 is not particularly limited, and examples thereof include the same methods as those of the conventionally known chemical etching treatment.
  • ⁇ Chemical etching process> To remove the barrier layer by chemical etching treatment, for example, the structure after the anodization treatment step is immersed in an alkaline aqueous solution, the inside of the through hole is filled with the alkaline aqueous solution, and then the opening side of the through hole of the anodized film is formed. Only the barrier layer can be selectively dissolved by contacting the surface of the surface with a pH (hydrogen ion index) buffer solution or the like.
  • the alkaline aqueous solution containing the ions of the metal M1 described above it is preferable to use at least one alkaline aqueous solution selected from the group consisting of sodium hydroxide, potassium hydroxide and lithium hydroxide.
  • the concentration of the alkaline aqueous solution is preferably 0.1 to 5% by mass.
  • the temperature of the alkaline aqueous solution is preferably 10 to 60 ° C, more preferably 15 to 45 ° C, and further preferably 20 to 35 ° C. Specifically, for example, 50 g / L, 40 ° C. phosphoric acid aqueous solution, 0.5 g / L, 30 ° C.
  • sodium hydroxide aqueous solution 0.5 g / L, 30 ° C. potassium hydroxide aqueous solution and the like are preferably used. Be done.
  • a buffer solution corresponding to the above-mentioned alkaline aqueous solution can be appropriately used.
  • the immersion time in the alkaline aqueous solution is preferably 5 to 120 minutes, more preferably 8 to 120 minutes, further preferably 8 to 90 minutes, and preferably 10 to 90 minutes. Especially preferable. Of these, 10 to 60 minutes is preferable, and 15 to 60 minutes is more preferable.
  • the barrier layer removing step may be a step of removing the barrier layer of the anodic oxide film and exposing a part of the aluminum member to the bottom of the through hole.
  • the method for removing the barrier layer is not particularly limited, and for example, a method for electrochemically dissolving the barrier layer at a potential lower than the potential in the anodizing treatment in the anodizing treatment step (hereinafter, "electrolytic removal treatment"".
  • etch removal treatment a method of removing the barrier layer by etching (hereinafter, also referred to as “etch removal treatment”); a method combining these (particularly, after performing an electrolytic removal treatment, the remaining barrier layer is subjected to an etching removal treatment. Method of removing with); etc.
  • the electrolytic removal treatment is not particularly limited as long as it is an electrolytic treatment performed at a potential lower than the potential (electrolytic potential) in the anodizing treatment in the anodizing treatment step.
  • the electrolytic dissolution treatment can be performed continuously with the anodizing treatment, for example, by lowering the electrolytic potential at the end of the anodizing treatment step.
  • the same electrolytic solution and treatment conditions as those of the conventionally known anodizing treatment described above can be adopted except for the conditions other than the electrolytic potential.
  • the electrolytic removal treatment and the anodizing treatment are continuously performed as described above, it is preferable to perform the treatment using the same electrolytic solution.
  • the electrolytic potential in the electrolytic removal treatment is preferably lowered continuously or stepwise (step-like) to a potential lower than the electrolytic potential in the anodizing treatment.
  • the reduction width (step width) when the electrolytic potential is gradually lowered is preferably 10 V or less, more preferably 5 V or less, and 2 V or less from the viewpoint of the withstand voltage of the barrier layer. It is more preferable to have.
  • the voltage drop rate when the electrolytic potential is continuously or stepwise lowered is preferably 1 V / sec or less, more preferably 0.5 V / sec or less, and 0.2 V / sec, from the viewpoint of productivity and the like. Seconds or less is more preferable.
  • the etching removal treatment is not particularly limited, but may be a chemical etching treatment that dissolves using an acid aqueous solution or an alkaline aqueous solution, or may be a dry etching treatment.
  • the structure after the anodic oxidation treatment step is immersed in an acid aqueous solution or an alkaline aqueous solution, and the pores are filled with the acid aqueous solution or the alkaline aqueous solution, and then the anodic oxide film is removed.
  • the surface on the opening side of the pores is brought into contact with a pH (hydrogen ion index) buffer, and the like, and only the barrier layer can be selectively dissolved.
  • an aqueous acid solution when used, it is preferable to use an aqueous solution of an inorganic acid such as sulfuric acid, phosphoric acid, nitric acid, or hydrochloric acid, or a mixture thereof.
  • concentration of the aqueous acid solution is preferably 1% by mass to 10% by mass.
  • the temperature of the aqueous acid solution is preferably 15 ° C. to 80 ° C., more preferably 20 ° C. to 60 ° C., and further preferably 30 ° C. to 50 ° C.
  • an alkaline aqueous solution it is preferable to use at least one alkaline aqueous solution selected from the group consisting of sodium hydroxide, potassium hydroxide and lithium hydroxide.
  • the concentration of the alkaline aqueous solution is preferably 0.1% by mass to 5% by mass.
  • the temperature of the alkaline aqueous solution is preferably 10 ° C. to 60 ° C., more preferably 15 ° C. to 45 ° C., and further preferably 20 ° C. to 35 ° C.
  • the alkaline aqueous solution may contain zinc and other metals. Specifically, for example, 50 g / L, 40 ° C.
  • phosphoric acid aqueous solution 0.5 g / L, 30 ° C. sodium hydroxide aqueous solution, 0.5 g / L, 30 ° C. potassium hydroxide aqueous solution and the like are preferably used. Be done.
  • a buffer solution corresponding to the above-mentioned acid aqueous solution or alkaline aqueous solution can be appropriately used.
  • the immersion time in the acid aqueous solution or the alkaline aqueous solution is preferably 8 minutes to 120 minutes, more preferably 10 minutes to 90 minutes, and further preferably 15 minutes to 60 minutes.
  • the plating step is a step of performing metal plating in a supercritical state or a subcritical state after the above-mentioned barrier layer removing step, and filling the inside of a plurality of through holes (pores) of the anodic oxide film with metal M2.
  • a metal layer other than the valve metal is present at the bottom of the pores of the structure, and the valve covers a region of 80% or more of the area of the bottom of the pores.
  • a metal layer other than metal is formed.
  • metal plating may be either electrolytic plating or electroless plating, but electrolytic plating is preferable because it can be processed in a short time.
  • FIG. 12 is a schematic view showing an electrolytic plating apparatus used in the plating step in the method for manufacturing a metal-filled microstructure according to the embodiment of the present invention.
  • the plating apparatus 28 shown in FIG. 12 includes a plating tank 29, an oven 30 surrounding the plating tank 29, a counter electrode 31, a power supply unit 32, and a control unit 33.
  • the above-mentioned structure 17 is arranged in the plating tank 29 so as to face the counter electrode 31. Further, the plating tank 29 is filled with the plating solution AQ, and the structure 17 and the counter electrode 31 are immersed.
  • the structure 17 has a metal member and an anodic oxide film 14 having a plurality of through holes 12 as described above.
  • the power supply unit 32 is electrically connected to the structure 17 and the counter electrode 31, and applies a current to the structure 17. At the time of metal plating, an electric current is applied to the metal layer or the metal member of the structure 17.
  • the control unit 33 is connected to the power supply unit 32 and controls the power supply unit 32.
  • the control unit 33 controls the current value, timing, and period of the current applied by the power supply unit 32.
  • a plurality of current patterns of the applied current are stored in the control unit 33, and a current is applied from the power supply unit 32 to the structure 17 in any of the current patterns.
  • the power supply unit 32 may be provided with the function of the control unit 33, and in this case, the control unit 33 is unnecessary. Further, the current pattern of the applied current is also referred to as a current control pattern.
  • the oven 30 adjusts the temperature of the plating solution AQ in the plating tank 29.
  • the oven 30 is not particularly limited as long as the temperature of the plating solution AQ in the plating tank 29 can be adjusted, and a known heater or the like can be used.
  • the oven 30 maintains the temperature of the plating solution AQ at the temperature required for supercritical or subcritical.
  • the plating apparatus 28 has a supply unit 34, a pump 35, and a valve 36, and a supply pipe 37 is provided on the lid 29a of the plating tank 29.
  • a supply pipe 37 is provided on the lid 29a of the plating tank 29.
  • high-pressure carbon dioxide is supplied into the plating tank 29.
  • the pressure adjusting unit 38 is connected to the plating tank 29 via a discharge pipe 39 provided on the lid 29a of the plating tank 29.
  • the pressure adjusting unit 38 maintains the pressure in the plating tank 29 at a pressure required for supercritical or subcritical.
  • the supply unit 34 stores a substance that makes it supercritical or subcritical. When the substance to be supercritical is carbon dioxide, the supply unit 34 is a carbon dioxide cylinder.
  • the pump 35 pressurizes a substance to be supercritical or subcritical and supplies it into the plating tank 29, and a known pressure pump is used.
  • the valve 36 controls the supply of supercritical or subcritical substances into the plating tank 29.
  • the pressure adjusting unit 38 maintains the pressure in the plating tank 29 as described above, and reduces or releases the pressure in the plating tank 29.
  • a valve is used for the pressure adjusting unit 38.
  • carbon dioxide is used as the supercritical medium.
  • the critical point (point of supercritical state) of carbon dioxide is a temperature of 31.0 ° C. and a pressure of 7.38 MPa, and at a temperature and pressure above this critical point, carbon dioxide is in a supercritical state. Therefore, the temperature inside the plating tank 29 is set to 31.0 ° C. or higher and the pressure is set to 7.38 MPa or higher. At this time, if the supercritical medium is stirred at the same time, plating can be effectively performed. Therefore, it is preferable to provide a stirrer (not shown) for stirring in the plating tank 29. Further, as the sub-supercritical medium, the same one as the above-mentioned supercritical medium can be used.
  • the structure 17 and the counter electrode 31 are arranged to face each other in the plating tank 29 shown in FIG. Then, the inside of the plating tank 29 is filled with the plating solution AQ.
  • the oven 30 sets the temperature of the plating solution AQ in the plating tank 29 to, for example, 40 ° C.
  • carbon dioxide is supplied from the supply unit 34 to the pump 35, pressurized by the pump 35, is supplied into the plating tank 29 via the valve 36, and is supplied into the plating tank 29 via the supply pipe 37, and the pressure in the plating tank 29.
  • the pressure is increased so as to be, for example, 10 MPa. At this time, it is preferable to stir the plating solution AQ.
  • carbon dioxide is in a supercritical state in an environment of a temperature of 31.0 ° C. and a pressure of 7.38 MPa, so that the inside of the plating tank 29 is substantially in a supercritical state, and the plating solution AQ is substantially in a supercritical state. It becomes an emulsion state.
  • the plating process proceeds with the plating solution AQ in an emulsion state, and the metal M2 is filled inside the through holes in the anodized film to form a conductive passage 16.
  • metal plating is performed in a supercritical state using a supercritical medium. Further, the pressure and temperature can be adjusted to bring carbon dioxide into a subcritical state, and metal plating can be performed in a subsupercritical state using a subcritical medium.
  • supercritical media include, for example, oxygen, argon, krypton, xenone, ammonia, methane, ethane, methanol, ethanol, isopropanol, dimethyl ketone, sulfur hexafluoride, carbon monoxide, and dinitrogen monoxide.
  • Forming gas which is a mixed gas of 95% nitrogen and 5% hydrogen, hydrogen and a mixture of two or more of these can be used. Water can also be used. Of these, carbon dioxide is preferable. Water becomes a supercritical medium in an environment where the temperature is 374.2 ° C. or higher and the pressure is 22.1 MPa or higher.
  • Methanol becomes a supercritical medium in an environment where the temperature is 239.4 ° C. or higher and the pressure is 8.1 MPa or higher.
  • Ethanol becomes a supercritical medium in an environment where the temperature is 243 ° C. or higher and the pressure is 6.4 MPa or higher.
  • the supercritical state means a state in which the temperature is equal to or higher than the temperature at the critical point (critical temperature) and the pressure is higher than the pressure at the critical point (critical pressure).
  • the subcritical state is a state in which the temperature is slightly lower than the critical temperature or the pressure is slightly lower than the critical pressure near the critical point.
  • the subcritical medium the same one as the supercritical medium can be used.
  • the subcritical medium is a state in which the temperature is slightly lower or the pressure is slightly lower than that in the critical state, as described above for the subcritical state, as compared with the supercritical medium.
  • Metal M2 described above, it is preferable that the electric resistivity is less material 10 3 ⁇ ⁇ cm, and specific examples thereof include gold (Au), silver (Ag), copper (Cu), aluminum (Al), Magnesium (Mg), nickel (Ni), zinc (Zn) and the like are preferably exemplified. Among them, from the viewpoint of electrical conductivity, Cu, Au, Al, and Ni are preferable, Cu and Au are more preferable, and Cu is further preferable.
  • ⁇ Filling method> As a method of plating treatment for filling the inside of the through hole with the metal M2 described above, an electrolytic plating method is used. In the electroless plating method, it takes a long time to completely fill the holes formed by the through holes having a high aspect with the metal. Here, it is difficult to selectively deposit (grow) a metal in the pores with a high aspect ratio by a conventionally known electrolytic plating method used for coloring or the like. It is considered that this is because the precipitated metal is consumed in the pores and the plating does not grow even if electrolysis is performed for a certain period of time or longer.
  • the electrolytic plating method when metal is filled by the electrolytic plating method, it is necessary to allow a rest time during pulse electrolysis or constant potential electrolysis.
  • the rest time is required to be 10 seconds or more, preferably 30 to 60 seconds. It is also desirable to add ultrasonic waves to promote the agitation of the electrolyte.
  • the electrolytic voltage is usually 20 V or less, preferably 10 V or less, but it is preferable to measure the precipitation potential of the target metal in the electrolytic solution to be used in advance and perform constant potential electrolysis within the potential + 1 V.
  • the plating solution contains metal ions, and a conventionally known plating solution is used depending on the metal to be filled.
  • the main component of the solid content is preferably copper sulfate, and for example, a mixed aqueous solution of copper sulfate, sulfuric acid, and hydrochloric acid is used.
  • an aqueous solution of copper sulfate is generally used for precipitating copper, but the concentration of copper sulfate is preferably 1 to 300 g / L, more preferably 100 to 200 g / L. preferable. Further, the precipitation can be promoted by adding hydrochloric acid to the plating solution.
  • the hydrochloric acid concentration is preferably 10 to 20 g / L.
  • the main component of the solid content is that the proportion of the electrolytic solution in the solid content is 20% by mass or more.
  • copper sulfate is contained in the solid content of the electrolytic solution in an amount of 20% by mass or more. That is.
  • the plating solution preferably contains a surfactant.
  • Known surfactants can be used.
  • Both ionic (cationic / anionic / bimodal) and nonionic (nonionic) hydrophilic parts can be used, but the point of avoiding the generation of bubbles on the surface of the object to be plated.
  • a cation ray activator is desirable.
  • the concentration of the surfactant in the plating solution composition is preferably 1% by mass or less.
  • the pore-wide treatment is a treatment in which the aluminum member is immersed in an acid aqueous solution or an alkaline aqueous solution to dissolve the anodic oxide film and expand the diameter of the through hole 12. This makes it easy to control the regularity of the arrangement of the through holes 12 and the variation in diameter. Further, by dissolving the barrier film at the bottom of the plurality of through holes 12 of the anodic oxide film, the inside of the through holes 12 is selectively electrodeposited and the diameter is increased, so that the surface area as an electrode is dramatically increased. It becomes possible to do.
  • an aqueous acid solution When an aqueous acid solution is used for the pore-wide treatment, it is preferable to use an aqueous solution of an inorganic acid such as sulfuric acid, phosphoric acid, nitric acid, or hydrochloric acid, or a mixture thereof.
  • the concentration of the aqueous acid solution is preferably 1 to 10% by mass.
  • the temperature of the aqueous acid solution is preferably 25 to 40 ° C.
  • an alkaline aqueous solution When an alkaline aqueous solution is used for the pore-wide treatment, it is preferable to use at least one alkaline aqueous solution selected from the group consisting of sodium hydroxide, potassium hydroxide and lithium hydroxide.
  • the concentration of the alkaline aqueous solution is preferably 0.1 to 5% by mass.
  • the temperature of the alkaline aqueous solution is preferably 20 to 35 ° C.
  • a phosphoric acid aqueous solution at 50 g / L and 40 ° C. a sodium hydroxide aqueous solution at 0.5 g / L and 30 ° C.
  • a potassium hydroxide aqueous solution at 0.5 g / L and 30 ° C. is preferably used.
  • the immersion time in the acid aqueous solution or the alkali aqueous solution is preferably 8 to 60 minutes, more preferably 10 to 50 minutes, and even more preferably 15 to 30 minutes.
  • the substrate removing step is a step of removing the above-mentioned aluminum member after the plating step.
  • the method for removing the aluminum member is not particularly limited, and for example, a method for removing the aluminum member by melting is preferable.
  • a treatment liquid in which the anodized film is difficult to dissolve and aluminum is easily dissolved.
  • a treatment liquid preferably has a dissolution rate in aluminum of 1 ⁇ m / min or more, more preferably 3 ⁇ m / min or more, and further preferably 5 ⁇ m / min or more.
  • the dissolution rate for the anodic oxide film is preferably 0.1 nm / min or less, more preferably 0.05 nm / min or less, and further preferably 0.01 nm / min or less.
  • the treatment liquid for dissolving aluminum is based on an acid or alkaline aqueous solution, for example, manganese, zinc, chromium, iron, cadmium, cobalt, nickel, tin, lead, antimony, bismuth, copper, mercury, silver, palladium, platinum.
  • a gold compound for example, chloroplatinic acid
  • these fluorides, these chlorides and the like are preferably blended.
  • an acid aqueous solution base is preferable, and a chloride blend is preferable.
  • a treatment liquid obtained by blending a hydrochloric acid aqueous solution with mercury chloride (hydrochloric acid / mercury chloride) and a treatment liquid obtained by blending a hydrochloric acid aqueous solution with copper chloride (hydrochloric acid / copper chloride) are preferable from the viewpoint of treatment latitude.
  • the composition of the treatment liquid that dissolves aluminum is not particularly limited, and for example, a bromine / methanol mixture, a bromine / ethanol mixture, aqua regia, or the like can be used.
  • the acid or alkali concentration of the treatment liquid that dissolves aluminum is preferably 0.01 to 10 mol / L, more preferably 0.05 to 5 mol / L.
  • the treatment temperature using the treatment liquid for dissolving aluminum is preferably ⁇ 10 ° C. to 80 ° C., preferably 0 ° C. to 60 ° C.
  • the above-mentioned aluminum member is melted by bringing the aluminum member after the above-mentioned plating step into contact with the above-mentioned treatment liquid.
  • the contact method is not particularly limited, and examples thereof include a dipping method and a spraying method. Above all, the dipping method is preferable.
  • the contact time at this time is preferably 10 seconds to 5 hours, more preferably 1 minute to 3 hours.
  • the surface metal projecting step means that after the above-mentioned plating step and before the above-mentioned substrate removal step, the surface of the above-mentioned anodic oxide film on the side where the above-mentioned aluminum member is not provided is set in the thickness direction. This is a step of partially removing the metal M2 filled in the plating step and projecting the metal M2 from the surface of the anodized film.
  • the back surface metal projecting step after the above-mentioned substrate removing step, a part of the surface of the above-mentioned anodic oxide film on the side where the above-mentioned aluminum member is provided is removed in the thickness direction and filled by the above-mentioned plating step. This is a step of projecting the above-mentioned metal M2 from the surface of the above-mentioned anodic oxide film.
  • Partial removal of the anodic oxide film in the metal projecting step does not dissolve the above-mentioned metal M1 and metal M2 (particularly metal M2), but for the anodic oxide film, that is, an acid aqueous solution or an alkaline aqueous solution that dissolves aluminum oxide.
  • This can be done by bringing an anodic oxide film having through holes filled with metal into contact with each other.
  • the contact method is not particularly limited, and examples thereof include a dipping method and a spraying method. Above all, the dipping method is preferable.
  • an aqueous acid solution When an aqueous acid solution is used, it is preferable to use an aqueous solution of an inorganic acid such as sulfuric acid, phosphoric acid, nitric acid, or hydrochloric acid, or a mixture thereof. Above all, an aqueous solution containing no chromic acid is preferable because it is excellent in safety.
  • the concentration of the aqueous acid solution is preferably 1 to 10% by mass.
  • the temperature of the aqueous acid solution is preferably 25 to 60 ° C.
  • an alkaline aqueous solution it is preferable to use at least one alkaline aqueous solution selected from the group consisting of sodium hydroxide, potassium hydroxide and lithium hydroxide.
  • the concentration of the alkaline aqueous solution is preferably 0.1 to 5% by mass.
  • the temperature of the alkaline aqueous solution is preferably 20 to 35 ° C. Specifically, for example, a phosphoric acid aqueous solution at 50 g / L and 40 ° C., a sodium hydroxide aqueous solution at 0.5 g / L and 30 ° C., or a potassium hydroxide aqueous solution at 0.5 g / L and 30 ° C. is preferably used. ..
  • the immersion time in the acid aqueous solution or the alkali aqueous solution is preferably 8 to 120 minutes, more preferably 10 to 90 minutes, and even more preferably 15 to 60 minutes.
  • the immersion time means the total of each immersion time when the immersion treatment for a short time is repeated. A cleaning treatment may be performed between the immersion treatments.
  • the above-mentioned front surface metal projecting step and back surface metal projecting are performed because the pressure-bonding property with an object to be adhered such as a wiring substrate is improved when the produced metal-filled microstructure is used as an anisotropic conductive member.
  • at least one step is preferably a step of projecting the above-mentioned metal M2 from the surface of the above-mentioned anodic oxide film by 10 to 1000 nm, and more preferably a step of projecting the above-mentioned metal M2 by 50 to 500 nm.
  • the above-mentioned surface can be sufficiently secured in the surface direction when the protruding portion is crushed.
  • the aspect ratio (height of the projecting portion / diameter of the projecting portion) of the projecting portion formed by at least one step is preferably 0.01 or more and less than 20. It is preferably about 20.
  • the conduction path made of metal formed by the above-mentioned plating step, substrate removal step, and arbitrary metal projecting step is preferably columnar.
  • the diameter of the conduction path is approximately the same as the diameter of the through hole filled with metal.
  • the average diameter of the conduction path is the average diameter of the through holes, preferably 1 ⁇ m or less, more preferably 5 to 500 nm, further preferably 20 to 400 nm, and preferably 40 to 200 nm. Even more preferably, it is most preferably 50 to 100 nm.
  • the above-mentioned conduction paths exist in a state of being insulated from each other by an anodic oxide film of an aluminum member, and the density thereof is preferably 20,000 pieces / mm 2 or more, preferably 2 million pieces / mm. more preferably 2 or more, and more preferably, especially preferably at 50 million / mm 2 or more, and most preferably 100 million / mm 2 or more and 10,000,000 / mm 2 or more ..
  • the distance between the centers of the adjacent conduction paths is preferably 20 nm to 500 nm, more preferably 40 nm to 200 nm, and further preferably 50 nm to 140 nm.
  • the resin layer forming step may be provided as described above for the reason that the transportability of the produced metal-filled microstructure is improved.
  • the resin layer forming step is after the above-mentioned plating step (after the above-mentioned surface metal projecting step if the above-mentioned surface metal projecting step is provided) and before the above-mentioned substrate removing step.
  • This is a step of providing a resin layer on the surface of the anodized film on the side where the above-mentioned aluminum member is not provided.
  • the resin material constituting the above-mentioned resin layer include ethylene-based copolymers, polyamide resins, polyester resins, polyurethane resins, polyolefin-based resins, acrylic resins, and cellulose-based resins.
  • the above-mentioned resin layer is preferably a film with a peelable adhesive layer, and is adhered by heat treatment or ultraviolet exposure treatment. It is more preferable that the film has an adhesive layer, which has a weak property and can be peeled off.
  • the above-mentioned film with an adhesive layer is not particularly limited, and examples thereof include a heat-peeling type resin layer and an ultraviolet (ultraviolet) peeling type resin layer.
  • the heat-peeling type resin layer has adhesive strength at room temperature and can be easily peeled off only by heating, and most of them mainly use effervescent microcapsules or the like.
  • Specific examples of the adhesive constituting the adhesive layer include a rubber adhesive, an acrylic adhesive, a vinyl alkyl ether adhesive, a silicone adhesive, a polyester adhesive, and a polyamide adhesive. , Urethane-based pressure-sensitive adhesives, styrene-diene block copolymer-based pressure-sensitive adhesives, and the like.
  • the UV peeling type resin layer has a UV curable adhesive layer, and the adhesive strength is lost by curing so that the resin layer can be peeled off.
  • the UV-curable adhesive layer include a polymer in which a carbon-carbon double bond is introduced into the polymer side chain or the main chain or at the end of the main chain as the base polymer.
  • the base polymer having a carbon-carbon double bond it is preferable to use an acrylic polymer as a basic skeleton. Further, since the acrylic polymer is crosslinked, a polyfunctional monomer or the like can be included as a monomer component for copolymerization, if necessary.
  • the base polymer having a carbon-carbon double bond can be used alone, but UV curable monomers or oligomers can also be blended. It is preferable to use a photopolymerization initiator in combination with the UV curable adhesive layer in order to cure it by UV irradiation.
  • Photopolymerization initiators include benzoin ether compounds; ketal compounds; aromatic sulfonyl chloride compounds; photoactive oxime compounds; benzophenone compounds; thioxanson compounds; camphorquinone; halogenated ketones; acylphosphinoxides; acyls. Phosphonate and the like can be mentioned.
  • Examples of commercially available heat-release type resin layers include Intellimar [registered trademark] tapes (manufactured by Nitta Corporation) such as WS5130C02 and WS5130C10; Somatac [registered trademark] TE series (manufactured by SOMAR Corporation); 3198, No. 3198LS, No. 3198M, No. 3198MS, No. 3198H, No. 3195, No. 3196, No. 3195M, No. 3195MS, No. 3195H, No. 3195HS, No. 3195V, No. 3195VS, No. 319Y-4L, No. 319Y-4LS, No. 319Y-4M, No. 319Y-4MS, No. 319Y-4H, No.
  • ELP holders such as ELP DU-300, ELP DU-2385KS, ELP DU-2187G, ELP NBD-3190K, ELP UE-2091J [registered trademark] (Nitto Denko).
  • Adwill D-210, Adwill D-203, Adwill D-202, Adwill D-175, Adwill D-675 all manufactured by Lintec Corporation
  • Dicing tape ELPRF-7232DB, ELPUB-5133D (all manufactured by Nitto Denko Corporation); SP-575B-150, SP-541B Back grind tapes such as -205, SP-537T-160, SP-537T-230 (all manufactured by Furukawa Electric Co., Ltd.) can be used.
  • the method of attaching the above-mentioned film with an adhesive layer is not particularly limited, and the film can be attached using a conventionally known surface protective tape affixing device and a laminator.
  • a winding step of winding the metal-filled microstructure into a roll shape with the above-mentioned resin layer after the above-mentioned arbitrary resin layer forming step. May have.
  • the winding method in the above-mentioned winding step is not particularly limited, and examples thereof include a method of winding on a winding core having a predetermined diameter and a predetermined width.
  • the average thickness of the metal-filled microstructure excluding the resin layer is preferably 30 ⁇ m or less, and more preferably 5 to 20 ⁇ m. preferable.
  • the average thickness was measured at 10 points by cutting a metal-filled microstructure excluding the resin layer with FIB in the thickness direction and taking a surface photograph (magnification of 50,000 times) of the cross section by FE-SEM. It can be calculated by using an average value or the like.
  • the production method of the present invention includes a polishing step, a surface smoothing step, a protective film forming treatment, and a water washing treatment described in paragraphs [0049] to [0057] of International Publication No. 2015/029881. You may have. Further, from the viewpoint of manufacturing handleability and the use of the metal-filled microstructure as the anisotropic conductive member, various processes and types as shown below can be applied.
  • the metal-filled microstructure is fixed on a silicon wafer using a temporary adhesive (Temporary Bonding Materials) and thinned by polishing. You may be. Then, after the step of thinning the layer, after thoroughly cleaning the surface, the above-mentioned surface metal projecting step can be performed. Next, a temporary adhesive having a stronger adhesive force than the previous temporary adhesive is applied to the surface on which the metal is projected and fixed on the silicon wafer, and then the silicon wafer bonded with the previous temporary adhesive is peeled off. Then, the above-mentioned back surface metal projecting step can be performed on the surface of the peeled metal-filled microstructure side.
  • a temporary adhesive Temporary Bonding Materials
  • the metal-filled microstructure After obtaining the metal-filled microstructure by the above-mentioned substrate removing step, the metal-filled microstructure may be fixed on a silicon wafer with wax and thinned by polishing. Then, after the step of thinning the layer, after thoroughly cleaning the surface, the above-mentioned surface metal projecting step can be performed. Next, a temporary adhesive is applied to the surface on which the metal is projected and fixed on the silicon wafer, and then the wax is melted by heating to peel off the silicon wafer, and the surface on the side of the peeled metal-filled microstructure is peeled off. On the other hand, the above-mentioned back surface metal projecting step can be performed. Although solid wax may be used, liquid wax such as Skycoat (manufactured by Nikka Seiko Co., Ltd.) can be used to improve the uniformity of coating thickness.
  • Skycoat manufactured by Nikka Seiko Co., Ltd.
  • ⁇ Example of process for removing the substrate later> After fixing the aluminum member to a rigid substrate (for example, a silicon wafer, a glass substrate, etc.) using a temporary adhesive, wax, or a functional adsorption film after the above-mentioned plating step and before the above-mentioned substrate removal step. It may have a step of thinning the surface of the above-mentioned anodized film on the side where the above-mentioned aluminum member is not provided by polishing. Then, after the step of thinning the layer, after thoroughly cleaning the surface, the above-mentioned surface metal projecting step can be performed.
  • a rigid substrate for example, a silicon wafer, a glass substrate, etc.
  • a temporary adhesive, wax, or a functional adsorption film after the above-mentioned plating step and before the above-mentioned substrate removal step. It may have a step of thinning the surface of the above-mentioned anodized film on the
  • a resin material for example, epoxy resin, polyimide resin, etc.
  • a rigid substrate for example, epoxy resin, polyimide resin, etc.
  • For sticking with a resin material select one whose adhesive strength is greater than the adhesive strength with a temporary adhesive or the like, and after sticking with the resin material, peel off the rigid substrate pasted first, and then peel off the above-mentioned substrate. It can be performed by sequentially performing the removal step, the polishing step, and the back surface metal protrusion treatment step.
  • Q-chuck registered trademark
  • the functional adsorption film Q-chuck (registered trademark) (manufactured by Maruishi Sangyo Co., Ltd.) or the like can be used.
  • the metal-filled microstructure is provided as a product in a state of being attached to a rigid substrate (for example, a silicon wafer, a glass substrate, etc.) by a peelable layer.
  • a rigid substrate for example, a silicon wafer, a glass substrate, etc.
  • the metal-filled microstructure is used as a joining member, the surface of the metal-filled microstructure is temporarily adhered to the device surface, the rigid substrate is peeled off, and then the device to be connected is attached.
  • the peelable layer a heat peeling layer may be used, or a light peeling layer may be used in combination with a glass substrate.
  • each of the above-mentioned steps can be performed on a single sheet, or can be continuously processed on a web using an aluminum coil as a raw material. Further, in the case of continuous treatment, it is preferable to set an appropriate cleaning step and drying step between each step.
  • a metal-filled microstructure in which a metal is filled inside a through hole derived from a through hole provided in an insulating base material made of an anodic oxide film of an aluminum member can be obtained. ..
  • the above-mentioned production method for example, in the anisotropic conductive member described in Japanese Patent Application Laid-Open No. 2008-270158, that is, in an insulating base material (anodized film of an aluminum member having through holes).
  • FIG. 13 is a plan view showing an example of the metal-filled microstructure according to the embodiment of the present invention
  • FIG. 14 is a schematic cross-sectional view showing an example of the metal-filled microstructure according to the embodiment of the present invention.
  • FIG. 14 is a cross-sectional view taken along the line IB-IB of FIG.
  • FIG. 15 is a schematic cross-sectional view showing an example of the configuration of the anisotropic conductive material using the metal-filled microstructure of the embodiment of the present invention.
  • the metal-filled microstructure 20 manufactured as described above has, for example, an insulating base material 40 made of an aluminum anodic oxide film 14 (see FIG. 5) and an insulating base material 40. It is a member provided with a plurality of conduction paths 16 that penetrate the base material 40 in the thickness direction Dt (see FIG. 14) and are provided in a state of being electrically insulated from each other.
  • the metal-filled microstructure 20 further includes a resin layer 44 provided on the front surface 40a and the back surface 40b of the insulating base material 40.
  • the "state of being electrically insulated from each other" means that the conduction paths existing inside the insulating base material have sufficiently low conductivity between the conduction paths inside the insulating base material.
  • the metal-filled microstructure 20 is a member exhibiting anisotropic conductivity.
  • the metal-filled microstructure 20 is arranged so that the thickness direction Dt (see FIG. 14) coincides with the stacking direction Ds of the stacking device 60.
  • the conduction path 16 is provided so as to penetrate the insulating base material 40 in the thickness direction Dt in a state of being electrically insulated from each other.
  • the conduction path 16 may have a protruding portion 16a and a protruding portion 16b protruding from the front surface 40a and the back surface 40b of the insulating base material 40.
  • the metal-filled microstructure 20 may further include a resin layer 44 provided on the front surface 40a and the back surface 40b of the insulating base material 40.
  • the resin layer 44 also has adhesiveness and imparts bondability.
  • the length of the protruding portion 16a and the protruding portion 16b is preferably 6 nm or more, more preferably 30 nm to 500 nm.
  • FIGS. 15 and 14 those having the resin layer 44 on the front surface 40a and the back surface 40b of the insulating base material 40 are shown, but the present invention is not limited to this, and at least the insulating base material 40 is at least.
  • a resin layer 44 may be provided on one surface.
  • the conduction path 16 of FIGS. 15 and 14 has a protruding portion 16a and a protruding portion 16b at both ends, but the present invention is not limited to this, and the surface of the insulating base material 40 on the side having at least the resin layer 44. It may be configured to have a protruding portion.
  • the thickness h of the metal-filled microstructure 20 shown in FIG. 14 is, for example, 30 ⁇ m or less. Further, the metal-filled microstructure 20 preferably has a TTV (Total Thickness Variation) of 10 ⁇ m or less.
  • TTV Total Thickness Variation
  • the thickness h of the metal-filled microstructure 20 is obtained by observing the metal-filled microstructure 20 with an electrolytic discharge scanning electron microscope at a magnification of 200,000 times to obtain the contour shape of the metal-filled microstructure 20. It is an average value measured at 10 points in the region corresponding to the thickness h.
  • the TTV (Total Thickness Variation) of the metal-filled microstructure 20 is a value obtained by cutting the metal-filled microstructure 20 together with the support 46 by dicing and observing the cross-sectional shape of the metal-filled microstructure 20. be.
  • the metal-filled microstructure 20 is provided on the support 46 as shown in FIG. 15 for transfer, transport, transport, storage, and the like.
  • a release layer 47 is provided between the support 46 and the metal-filled microstructure 20.
  • the support 46 and the metal-filled microstructure 20 are separably bonded by a release layer 47.
  • the metal-filled microstructure 20 provided on the support 46 via the release layer 47 is referred to as an anisotropic conductive material 50.
  • the support 46 supports the metal-filled microstructure 20, and is made of, for example, a silicon substrate.
  • the support 46 in addition to the silicon substrate, for example, a ceramic substrate such as SiC, SiC, GaN and alumina (Al 2 O 3 ), a glass substrate, a fiber reinforced plastic substrate, and a metal substrate can be used.
  • the fiber reinforced plastic substrate also includes a FR-4 (Flame Retardant Type 4) substrate, which is a printed wiring board.
  • the support 46 one having flexibility and being transparent can be used.
  • the flexible and transparent support 46 include PET (polyethylene terephthalate), polycycloolefin, polycarbonate, acrylic resin, PEN (polyethylene naphthalate), PE (polyethylene), PP (polypropylene), and the like.
  • plastic films such as polypropylene, polyvinyl chloride, polyvinylidene chloride and TAC (triacetyl cellulose).
  • "transparency” means that the light having a wavelength used for alignment has a transmittance of 80% or more.
  • the transmittance may be low in the entire visible light having a wavelength of 400 to 800 nm, but it is preferable that the transmittance is 80% or more in the entire visible light having a wavelength of 400 to 800 nm.
  • the transmittance is measured by a spectrophotometer.
  • the release layer 47 is preferably a laminate of the support layer 48 and the release agent 49.
  • the release agent 49 is in contact with the metal-filled microstructure 20, and the support 46 and the metal-filled microstructure 20 are separated from each other starting from the release layer 47.
  • the anisotropic conductive material 50 for example, by heating to a predetermined temperature, the adhesive force of the release agent 49 is weakened, and the support 46 is removed from the metal-filled microstructure 20.
  • the release agent 49 for example, Riva Alpha (registered trademark) manufactured by Nitto Denko Corporation, Somatac (registered trademark) manufactured by SOMAR Corporation, or the like can be used.
  • the resin layer 44 may be provided with a protective layer (not shown). Since the protective layer is used to protect the surface of the structure from scratches and the like, an easily peelable tape is preferable.
  • a film with an adhesive layer may be used.
  • SANYTECT registered trademark (manufactured by Sanei Kaken Co., Ltd.) in which an adhesive layer is formed on the surface of a polyethylene resin film, and an adhesive layer is formed on the surface of a polyethylene terephthalate resin film.
  • E-MASK registered trademark
  • Massac registered trademark
  • the method of attaching the film with the adhesive layer is not particularly limited, and the film can be attached using a conventionally known surface protective tape affixing device and a laminator.
  • the physical characteristics and composition of the insulating base material are as described above.
  • the thickness ht of the insulating base material 40 is preferably in the range of 1 to 1000 ⁇ m, more preferably in the range of 5 to 500 ⁇ m, and further preferably in the range of 10 to 300 ⁇ m. When the thickness of the insulating base material is within this range, the handleability of the insulating base material is improved.
  • the thickness ht of the insulating base material 40 is obtained by cutting the insulating base material 40 with a focused ion beam (FIB) in the thickness direction Dt and cutting a cross section thereof with a field emission scanning electron microscope 20. It is an average value obtained by observing at a magnification of 10,000 times, acquiring the contour shape of the insulating base material 40, and measuring 10 points in a region corresponding to the thickness ht.
  • FIB focused ion beam
  • the distance between the through holes in the insulating base material is preferably 5 nm to 800 nm, more preferably 10 nm to 200 nm, and even more preferably 50 nm to 140 nm. When the distance between the through holes in the insulating base material is within this range, the insulating base material sufficiently functions as an insulating partition wall.
  • the spacing between the through holes is the same as the spacing between the conduction paths.
  • the interval between the through holes that is, the interval between the conduction paths means the width w between the adjacent conduction paths (see FIG. 14), and the cross section of the heteroconductive member is measured by a field emission scanning electron microscope 20. It is the average value measured at 10 points by observing at a magnification of 10,000 times and measuring the width between adjacent conduction paths.
  • the average diameter of the pores that is, the average diameter d of the through holes 12 (see FIG. 14) is preferably 1 ⁇ m or less, more preferably 5 to 500 nm, still more preferably 20 to 400 nm. It is even more preferably 40 to 200 nm, and most preferably 50 to 100 nm.
  • the average diameter d of the through hole 12 is 1 ⁇ m or less and is within the above range, a sufficient response can be obtained when an electric signal is passed through the obtained conduction path 16, so that a connector for inspection of electronic components can be obtained. It can be used more preferably.
  • the average diameter d of the through holes 12 is obtained by photographing the surface of the anodic oxide film 14 from directly above at a magnification of 100 to 10000 times using a scanning electron microscope. In the photographed image, at least 20 through holes having an annular shape around them are extracted, the diameters thereof are measured and used as the opening diameter, and the average value of these opening diameters is calculated as the average diameter of the through holes.
  • magnification the magnification in the above range can be appropriately selected so that a photographed image capable of extracting 20 or more through holes can be obtained.
  • the maximum value of the distance between the ends of the through hole portion was measured.
  • the shape of the opening of the through hole is not limited to a substantially circular shape
  • the maximum value of the distance between the ends of the through hole portion is set as the opening diameter. Therefore, for example, even in the case of a through hole having a shape in which two or more through holes are integrated, this is regarded as one through hole, and the maximum value of the distance between the ends of the through hole portion is set as the opening diameter. ..
  • the conduction path is made of metal.
  • the metal are preferably gold (Au), silver (Ag), copper (Cu), aluminum (Al), magnesium (Mg), nickel (Ni) and the like. From the viewpoint of electrical conductivity, copper, gold, aluminum, and nickel are preferable, and copper and gold are more preferable.
  • the conduction path can be provided with sufficient insulation in the surface direction when the protruding portion is crushed.
  • the aspect ratio of the protruding portion is preferably 0.5 or more and less than 50, more preferably 0.8 to 20, and further preferably 1 to 10. preferable.
  • the height of the protruding portion of the conduction path is preferably 20 nm or more, more preferably 100 nm to 500 nm, as described above.
  • the height of the protruding portion of the conduction path is the average obtained by observing the cross section of the metal-filled microstructure with a field emission scanning electron microscope at a magnification of 20,000 times and measuring the height of the protruding portion of the conduction path at 10 points.
  • the diameter of the protruding portion of the conduction path is an average value obtained by observing the cross section of the metal-filled microstructure with a field emission scanning electron microscope and measuring the diameter of the protruding portion of the conduction path at 10 points.
  • the conduction paths 16 exist in a state of being electrically insulated from each other by the insulating base material 40, but the density thereof is preferably 20,000 / mm 2 or more, and 2 million. more preferably / mm 2 or more, still more preferably 10,000,000 / mm 2 or more, particularly preferably at 50 million / mm 2 or more, 100 million / mm 2 or more Most preferred. Further, the distance p between the centers of the adjacent conduction paths 16 (see FIG. 13) is preferably 20 nm to 500 nm, more preferably 40 nm to 200 nm, and further preferably 50 nm to 140 nm.
  • the resin layer is provided on the front surface and the back surface of the insulating base material, and the protruding portion of the conduction path is embedded as described above. That is, the resin layer covers the end of the conduction path protruding from the insulating base material and protects the protruding portion.
  • the resin layer is formed by the above-mentioned resin layer forming step.
  • the resin layer preferably exhibits fluidity in the temperature range of 50 ° C. to 200 ° C. and cures at 200 ° C. or higher.
  • the resin layer is formed by the above-mentioned resin layer forming step, but the composition of the resin agent shown below can also be used. Hereinafter, the composition of the resin layer will be described.
  • the resin layer contains a polymer material.
  • the resin layer may contain an antioxidant material.
  • the polymer material contained in the resin layer is not particularly limited, but the gap between the semiconductor chip or the semiconductor wafer and the anisotropic conductive member can be efficiently filled, and the adhesion to the semiconductor chip or the semiconductor wafer is further improved.
  • it is preferably a thermosetting resin.
  • the thermosetting resin include epoxy resin, phenol resin, polyimide resin, polyester resin, polyurethane resin, bismaleimide resin, melamine resin, isocyanate resin and the like. Of these, a polyimide resin and / or an epoxy resin is preferably used because the insulation reliability is further improved and the chemical resistance is excellent.
  • benzotriazole and its derivatives are preferable.
  • the benzotriazole derivative include a hydroxyl group, an alkoxy group (for example, methoxy group, ethoxy group, etc.), an amino group, a nitro group, and an alkyl group (for example, a methyl group, an ethyl group, a butyl group, etc.) on the benzene ring of benzotriazole.
  • Substituted benzotriazole having a halogen atom for example, fluorine, chlorine, bromine, iodine, etc.
  • substituted naphthalene triazole the substituted naphthalene bistriazole and the like which have been substituted in the same manner as naphthalene triazole and naphthalene bistriazole can also be mentioned.
  • antioxidant material contained in the resin layer general antioxidants such as higher fatty acids, higher fatty acid copper, phenol compounds, alkanolamines, hydroquinones, copper chelating agents, organic amines, and organic substances are used. Examples include ammonium salts.
  • the content of the antioxidant material contained in the resin layer is not particularly limited, but from the viewpoint of the anticorrosion effect, 0.0001% by mass or more is preferable, and 0.001% by mass or more is more preferable with respect to the total mass of the resin layer. Further, for the reason of obtaining an appropriate electric resistance in this joining process, 5.0% by mass or less is preferable, and 2.5% by mass or less is more preferable.
  • the resin layer contains a migration prevention material for the reason that the insulation reliability is further improved by trapping the metal ions and halogen ions that can be contained in the resin layer and the metal ions derived from the semiconductor chip and the semiconductor wafer. Is preferable.
  • an ion exchanger for example, an ion exchanger, specifically, a mixture of a cation exchanger and an anion exchanger, or only a cation exchanger can be used.
  • the cation exchanger and the anion exchanger can be appropriately selected from, for example, the inorganic ion exchanger and the organic ion exchanger described later, respectively.
  • inorganic ion exchanger examples include hydrous oxides of metals typified by zirconium hydroxide.
  • zirconium hydroxide As the type of metal, for example, in addition to zirconium, iron, aluminum, tin, titanium, antimony, magnesium, beryllium, indium, chromium, bismuth and the like are known. Of these, the zirconium-based one has the ability to exchange the cations Cu 2+ and Al 3+. In addition, iron-based products also have exchangeability for Ag + and Cu 2+. Similarly, tin-based, titanium-based, and antimony-based ones are cation exchangers. On the other hand, those of bismuth-based, anion Cl - has exchange capacity for.
  • zirconium-based products show anion exchange ability depending on the manufacturing conditions. The same applies to aluminum-based and tin-based ones.
  • inorganic ion exchangers compounds such as acid salts of polyvalent metals typified by zirconium phosphate, heteropolylates typified by ammonium molybdrinate, and insoluble ferrocyanides are known. Some of these inorganic ion exchangers are already on the market, and for example, various grades under the trade name IXE of Toagosei Co., Ltd. are known.
  • natural zeolite or powder of an inorganic ion exchanger such as montmorillonite can also be used.
  • organic ion exchanger examples include crosslinked polystyrene having a sulfonic acid group as a cation exchanger, and those having a carboxylic acid group, a phosphonic acid group or a phosphinic acid group.
  • anion exchanger examples include crosslinked polystyrene having a quaternary ammonium group, a quaternary phosphonium group or a tertiary sulfonium group.
  • inorganic ion exchangers and organic ion exchangers may be appropriately selected in consideration of the types of cations and anions to be captured and the exchange capacity for the ions.
  • the inorganic ion exchanger and the organic ion exchanger may be mixed and used. Since the manufacturing process of the electronic device includes a heating process, an inorganic ion exchanger is preferable.
  • the mixing ratio of the migration prevention material and the above-mentioned polymer material is preferably 10% by mass or less for the migration prevention material and 5% by mass or less for the migration prevention material, for example, from the viewpoint of mechanical strength. It is more preferable, and it is further preferable that the migration prevention material is 2.5% by mass or less. Further, from the viewpoint of suppressing migration when the semiconductor chip or semiconductor wafer is bonded to the anisotropic conductive member, the migration prevention material is preferably 0.01% by mass or more.
  • the resin layer preferably contains an inorganic filler.
  • the inorganic filler is not particularly limited and may be appropriately selected from known ones. For example, kaolin, barium sulfate, barium titanate, silicon oxide powder, finely powdered silicon oxide, vapor phase silica, amorphous silica. , Crystalline silica, molten silica, spherical silica, talc, clay, magnesium carbonate, calcium carbonate, aluminum oxide, aluminum hydroxide, mica, aluminum nitride, zirconium oxide, yttrium oxide, silicon carbide, silicon nitride and the like.
  • the average particle size of the inorganic filler is larger than the distance between the conduction paths in order to prevent the inorganic filler from entering between the conduction paths and further improve the conduction reliability.
  • the average particle size of the inorganic filler is preferably 30 nm to 10 ⁇ m, more preferably 80 nm to 1 ⁇ m.
  • the average particle size is the primary particle size measured by a laser diffraction / scattering type particle size measuring device (Microtrac MT3300 manufactured by Nikkiso Co., Ltd.) as the average particle size.
  • the resin layer may contain a curing agent.
  • a curing agent When a curing agent is contained, a solid curing agent is not used at room temperature, but a liquid curing agent at room temperature is contained from the viewpoint of suppressing poor bonding with the surface shape of the semiconductor chip or semiconductor wafer to be connected. Is more preferable.
  • solid at room temperature means a solid at 25 ° C., for example, a substance having a melting point higher than 25 ° C.
  • the curing agent examples include aromatic amines such as diaminodiphenylmethane and diaminodiphenylsulfone, aliphatic amines, imidazole derivatives such as 4-methylimidazole, dicyandiamide, tetramethylguanidine, thiourea-added amines, and methyl.
  • aromatic amines such as diaminodiphenylmethane and diaminodiphenylsulfone
  • aliphatic amines examples include imidazole derivatives such as 4-methylimidazole, dicyandiamide, tetramethylguanidine, thiourea-added amines, and methyl.
  • carboxylic acid anhydrides such as hexahydrophthalic anhydride, carboxylic acid hydrazide, carboxylic acid amides, polyphenol compounds, novolak resins, and polymercaptans. From these curing agents, liquid ones at 25 ° C.
  • the resin layer may contain various additives such as a dispersant, a buffer, and a viscosity regulator, which are generally added to the resin insulating film of a semiconductor package, as long as the characteristics are not impaired.
  • the thickness of the resin layer is preferably larger than the height of the protruding portion of the conduction path and is preferably 1 ⁇ m to 5 ⁇ m.
  • FIG. 16 is a schematic view showing a first example of a laminated device using the metal-filled microstructure of the embodiment of the present invention
  • FIG. 17 is a laminated device using the metal-filled microstructure of the embodiment of the present invention
  • FIG. 18 is a schematic view showing a second example of the above
  • FIG. 18 is a schematic view showing a third example of a laminated device using the metal-filled microstructure of the embodiment of the present invention
  • FIG. 19 is an embodiment of the present invention. It is a schematic diagram which shows the 4th example of the laminated device which used the metal-filled microstructure of the form.
  • the semiconductor element 62 and the semiconductor element 64 are joined in the stacking direction Ds via the anisotropic conductive member 22 exhibiting anisotropic conductivity, and the semiconductor element 62 and the semiconductor are joined.
  • the element 64 may be electrically connected.
  • the anisotropic conductive member 22 has the same configuration as the metal-filled microstructure 20 described above, has a conduction path 16 (see FIG. 5) conducting in the stacking direction Ds, and fulfills the function of a TSV (Through Silicon Via). ..
  • the anisotropic conductive member 22 can also be used as an interposer.
  • the semiconductor element 62, the semiconductor element 64, and the semiconductor element 66 are laminated and joined in the lamination direction Ds via the anisotropic conductive member 22.
  • the configuration may be electrically connected.
  • the semiconductor element 62, the semiconductor element 64, and the semiconductor element 66 are laminated and joined in the lamination direction Ds by using the interposer 23 and the anisotropic conductive member 22. It may be electrically connected.
  • the semiconductor element 72 and the sensor chip 74 are laminated in the lamination direction Ds via the anisotropic conductive member 22. Further, the sensor chip 74 is provided with a lens 76.
  • the semiconductor element 72 has a logic circuit formed therein, and its configuration is not particularly limited as long as it can process the signal obtained by the sensor chip 74.
  • the sensor chip 74 has an optical sensor that detects light. The optical sensor is not particularly limited as long as it can detect light, and for example, a CCD (Charge Coupled Device) image sensor or a CMOS (Complementary Metal Oxide Semiconductor) image sensor is used.
  • the semiconductor element 72 and the sensor chip 74 are connected via the anisotropic conductive member 22, but the present invention is not limited to this, and the semiconductor element 72 and the sensor chip 74 are connected to each other. May be directly joined.
  • the configuration of the lens 76 is not particularly limited as long as it can condense light on the sensor chip 74, and for example, a lens called a microlens is used.
  • the semiconductor element 62, the semiconductor element 64, and the semiconductor element 66 described above have an element region (not shown).
  • the element region is an region in which various element constituent circuits such as a capacitor, a resistor, and a coil for functioning as an electronic element are formed.
  • a memory circuit such as a flash memory
  • a transmission circuit or a MEMS may be formed in the element region.
  • MEMS is, for example, a sensor, an actuator, an antenna, or the like.
  • Sensors include, for example, various sensors such as acceleration, sound and light.
  • an element constituent circuit or the like is formed in the element region, and the semiconductor element is provided with, for example, a rewiring layer (not shown).
  • a combination of a semiconductor element having a logic circuit and a semiconductor element having a memory circuit can be used. Further, all the semiconductor elements may have a memory circuit, or all the semiconductor elements may have a logic circuit. Further, the combination of the semiconductor elements in the laminated device 60 may be a combination of a sensor, an actuator, an antenna or the like, a memory circuit and a logic circuit, and is appropriately determined according to the application of the laminated device 60 and the like.
  • semiconductor element 62, semiconductor element 64, and semiconductor element 66 include, for example, logic integration of ASIC (Application Specific Integrated Circuit), FPGA (Field Programmable Gate Array), ASSP (Application Specific Standard Product), and the like.
  • the circuit can be mentioned.
  • a microprocessor such as a CPU (Central Processing Unit) and a GPU (Graphics Processing Unit) can be mentioned.
  • DRAM Dynamic Random Access Memory
  • HMC Hybrid Memory Cube
  • MRAM Magneticoresistive Random Access Memory
  • PCM Phase-Change Memory
  • ReRAM Resistance Random Access Memory
  • FeRAM Feroelectric Random Access Memory
  • Flash memory Flash memory and other memories.
  • analog integrated circuits such as LEDs (Light Emitting Diodes), power devices, DC (Direct Current) -DC (Direct Current) converters, and insulated gate bipolar transistors (IGBTs) can be mentioned.
  • semiconductor elements for example, GPS (Global Positioning System), FM (Frequency Modulation), NFC (Near Field Communication), RFEM (RF Expansion Module), MMIC (Monolithic Microwave Integrated Circuit), WLAN (Wireless Local Area Network).
  • GPS Global Positioning System
  • FM Frequency Modulation
  • NFC Near Field Communication
  • RFEM RF Expansion Module
  • MMIC Monitoring Microwave Integrated Circuit
  • WLAN Wireless Local Area Network
  • Etc. discrete elements, Passive devices, SAW (Surface Acoustic Wave) filters, RF (Radio Frequency) filters, IPDs (Integrated Passive Devices) and the like.
  • the first example of a method for manufacturing a laminated device using a metal-filled microstructure relates to a chip-on-wafer, and shows a method for manufacturing the laminated device 60 shown in FIG. 20 to 22 are schematic views showing a first example of a method for manufacturing a laminated device using the metal-filled microstructure according to the embodiment of the present invention in order of steps.
  • a semiconductor element 64 in which the anisotropic conductive member 22 is provided on the surface 64a is prepared.
  • the semiconductor element 64 is arranged so that the anisotropic conductive member 22 is directed toward the first semiconductor wafer 80.
  • the alignment mark of the semiconductor element 64 and the alignment mark of the first semiconductor wafer 80 are used to align the semiconductor element 64 with respect to the first semiconductor wafer 80.
  • the configuration is particularly limited as long as digital image data can be obtained for the image or reflection image of the alignment mark of the first semiconductor wafer 80 and the image or reflection image of the alignment mark of the semiconductor element 64.
  • a known imaging device can be used as appropriate.
  • the semiconductor element 64 is placed in the element region of the first semiconductor wafer 80 via the anisotropic conductive member 22, and for example, a predetermined pressure is applied to heat the semiconductor element 64 to a predetermined temperature in advance. It is held for a predetermined time and temporarily joined using the resin layer 44 (see FIG. 14). This is performed for all the semiconductor elements 64, and as shown in FIG. 21, all the semiconductor elements 64 are temporarily bonded to the element region of the first semiconductor wafer 80.
  • Using the resin layer 44 for temporary bonding is one of the methods, and the method shown below may also be used.
  • a sealing resin or the like may be supplied onto the first semiconductor wafer 80 by a dispenser or the like to temporarily bond the semiconductor element 64 to the element region of the first semiconductor wafer 80, or the first semiconductor wafer 80 may be temporarily bonded.
  • the semiconductor element 64 may be temporarily bonded to the element region by using an insulating resin film (NCF (Non-conductive Film)) supplied in advance.
  • NCF Non-conductive Film
  • a predetermined pressure is applied to the semiconductor element 64, and the semiconductor element 64 is heated to a predetermined temperature in advance. While holding for a predetermined time, all of the plurality of semiconductor elements 64 are collectively bonded to the element region of the first semiconductor wafer 80.
  • This joint is called a main joint.
  • the terminal (not shown) of the semiconductor element 64 is bonded to the anisotropic conductive member 22, and the terminal (not shown) of the first semiconductor wafer 80 is bonded to the anisotropic conductive member 22.
  • the first semiconductor wafer 80 to which the semiconductor element 64 is bonded via the anisotropic conductive member 22 is separated into individual pieces by dicing, laser scribing, or the like for each element region. As a result, it is possible to obtain a laminated device 60 in which the semiconductor element 62, the anisotropic conductive member 22, and the semiconductor element 64 are bonded.
  • the temperature conditions in the temporary joining process are not particularly limited, but are preferably 0 ° C. to 300 ° C., more preferably 10 ° C. to 200 ° C., and particularly preferably room temperature (23 ° C.) to 100 ° C. preferable.
  • the pressurizing conditions in the temporary joining process are not particularly limited, but are preferably 10 MPa or less, more preferably 5 MPa or less, and particularly preferably 1 MPa or less.
  • the temperature condition in the main bonding is not particularly limited, but it is preferably a temperature higher than the temperature of the temporary bonding, specifically, 150 ° C. to 350 ° C., more preferably 200 ° C. to 300 ° C. Is particularly preferable.
  • the pressurizing conditions in this joining are not particularly limited, but are preferably 30 MPa or less, and more preferably 0.1 MPa to 20 MPa.
  • the time of the main joining is not particularly limited, but is preferably 1 second to 60 minutes, and more preferably 5 seconds to 10 minutes.
  • a second example of a method for manufacturing a laminated device using a metal-filled microstructure will be described.
  • 23 to 25 are schematic views showing a second example of a method for manufacturing a laminated device using the metal-filled microstructure according to the embodiment of the present invention in order of steps.
  • the second example of the method for manufacturing a laminated device using a metal-filled microstructure has three semiconductor elements 62, 64 as compared with the first example of the method for manufacturing a laminated device using a metal-filled microstructure.
  • 66 is the same as the first example of the method for manufacturing a laminated device using a metal-filled microstructure, except that 66 is laminated and joined via an anisotropic conductive member 22.
  • the semiconductor element 64 is provided with an alignment mark (not shown) on the back surface 64b and a terminal (not shown). Further, the semiconductor element 64 is provided with an anisotropic conductive member 22 on the surface 64a. Further, the semiconductor element 66 is also provided with the anisotropic conductive member 22 on the surface 66a.
  • the alignment marks on the back surface 64b of the semiconductor element 64 and the alignment marks are used to align the semiconductor element 66 with respect to the semiconductor element 64.
  • the semiconductor element 66 is temporarily joined to the back surface 64b of the semiconductor element 64 via the anisotropic conductive member 22.
  • all the semiconductor elements 64 are temporarily bonded to the element region of the first semiconductor wafer 80 via the anisotropic conductive member 22, and all the semiconductor elements 64 are temporarily bonded to the semiconductor elements via the anisotropic conductive member 22.
  • the main joining is performed under predetermined conditions. As a result, the semiconductor element 64 and the semiconductor element 66 are joined via the anisotropic conductive member 22, and the semiconductor element 64 and the first semiconductor wafer 80 are joined via the anisotropic conductive member 22.
  • the semiconductor element 64, the semiconductor element 66, and the terminals (not shown) of the first semiconductor wafer 80 are joined to the anisotropic conductive member 22.
  • the first semiconductor wafer 80 in which the semiconductor element 64 and the semiconductor element 66 are joined via the anisotropic conductive member 22 is placed in each element region, for example, by dicing or laser scribing. Individualized by. Thereby, the laminated device 60 in which the semiconductor element 62, the semiconductor element 64, and the semiconductor element 66 are bonded via the anisotropic conductive member 22 can be obtained.
  • a third example of a method for manufacturing a laminated device using a metal-filled microstructure will be described.
  • a third example of a method for manufacturing a laminated device using a metal-filled microstructure relates to a wafer-on-wafer, and shows a method for manufacturing the laminated device 60 shown in FIG. 26 and 27 are schematic views showing a third example of a method for manufacturing a laminated device using the metal-filled microstructure according to the embodiment of the present invention in order of steps.
  • a third example of a method for manufacturing a laminated device using a metal-filled microstructure is a first semiconductor wafer 80 via an anisotropic conductive member 22 as compared with the first example of a method for manufacturing a laminated device.
  • the first semiconductor wafer 80 and the second semiconductor wafer 82 are prepared.
  • the anisotropic conductive member 22 is provided on either the surface 80a of the first semiconductor wafer 80 or the surface 82a of the second semiconductor wafer 82.
  • the surface 80a of the first semiconductor wafer 80 and the surface 82a of the second semiconductor wafer 82 are opposed to each other.
  • the alignment mark of the first semiconductor wafer 80 and the alignment mark of the second semiconductor wafer 82 are used to align the second semiconductor wafer 82 with respect to the first semiconductor wafer 80.
  • the surface 80a of the first semiconductor wafer 80 and the surface 82a of the second semiconductor wafer 82 are opposed to each other, and the first semiconductor wafer 80 and the second semiconductor wafer 80 and the second semiconductor wafer 80 are used as shown in FIG.
  • the semiconductor wafer 82 is joined via the anisotropic conductive member 22.
  • the main joining may be performed, or only the main joining may be performed.
  • a two-layer structure in which a semiconductor element 62 and a semiconductor element 64 are laminated has been described as an example, but the present invention is not limited to this.
  • three or more layers may be used.
  • the alignment mark (not shown) and the terminal (not shown) are provided on the back surface 82b of the second semiconductor wafer 82. It is possible to obtain a laminated device 60 having more than one layer.
  • the anisotropic conductive member 22 in the laminated device 60 even if the semiconductor element has irregularities, the irregularities are absorbed by using the protruding portion 16a and the protruding portion 16b as a buffer layer. can do. Since the protruding portion 16a and the protruding portion 16b function as a buffer layer, high surface quality can not be required for the surface of the semiconductor element having the element region. Therefore, smoothing treatment such as polishing is not required, production cost can be suppressed, and production time can be shortened.
  • the laminated device 60 can be manufactured using the chip-on-wafer, by joining only the non-defective product of the semiconductor chip to the non-defective product portion in the semiconductor wafer, the profitability can be maintained and the manufacturing loss can be reduced. Can be done. Further, as described above, the resin layer 44 has adhesiveness and can be used as a temporary bonding agent at the time of temporary bonding, and can be collectively main-bonded.
  • the semiconductor element 64 provided with the above-mentioned anisotropic conductive member 22 can be formed by using the anisotropic conductive member 22 and a semiconductor wafer having a plurality of element regions (not shown). As described above, the element region is provided with an alignment mark (not shown) and a terminal (not shown) for alignment. In the anisotropic conductive material 50 (see FIG. 15), the anisotropic conductive member 22 is formed in a pattern that matches the element region.
  • a predetermined pressure is applied, the temperature is heated to a predetermined temperature, and the temperature is held for a predetermined time to join the anisotropic conductive member 22 of the anisotropic conductive material 50 to the element region of the semiconductor wafer. ..
  • the support 46 of the anisotropic conductive material 50 is removed, and only the anisotropic conductive member 22 is bonded to the semiconductor wafer.
  • the anisotropic conductive material 50 is heated to a predetermined temperature to reduce the adhesive force of the release agent 49 of the release layer 47, and the support 46 starts from the release layer 47 of the anisotropic conductive material 50. Get rid of.
  • the semiconductor wafer is fragmented for each element region to obtain a plurality of semiconductor elements 64.
  • the semiconductor element 64 provided with the anisotropic conductive member 22 has been described as an example, the semiconductor element 66 provided with the anisotropic conductive member 22 also has a second semiconductor element 22 provided with the anisotropic conductive member 22. In the same way as the semiconductor element 64 in which the anisotropic conductive member 22 is provided, the anisotropic conductive member 22 can be provided in the semiconductor wafer 82.
  • FIG. 28 is a schematic view showing a fifth example of the laminated device according to the embodiment of the present invention
  • FIG. 29 is a schematic view showing a sixth example of the laminated device according to the embodiment of the present invention
  • FIG. 30 is a schematic view showing the sixth example.
  • FIG. 31 is a schematic view showing a seventh example of a laminated device according to an embodiment of the present invention
  • FIG. 31 is a schematic view showing an eighth example of a laminated device according to an embodiment of the present invention
  • FIG. 32 is a schematic view showing an eighth example of the laminated device according to the embodiment of the present invention. It is a schematic diagram which shows the 9th example of the laminated device of.
  • the semiconductor element 62, the semiconductor element 64, and the semiconductor element 66 are joined to each other by using an anisotropic conductive member 22, and are electrically connected to each other.
  • a laminated device 83 in a different form is exemplified.
  • the semiconductor element 62 may have an interposer function.
  • a semiconductor element wafer may be used instead of the semiconductor element 62, the semiconductor element 64, and the semiconductor element 66.
  • the semiconductor element 64 and the semiconductor element 66 are bonded to one semiconductor element 62 by using the anisotropic conductive member 22.
  • An example is an electrically connected laminated device 84.
  • the semiconductor element 62 may have an interposer function.
  • the size of the electrodes 88 is not the same, and some of them have different sizes.
  • a semiconductor using an anisotropic conductive member 22 is used for one semiconductor element 62.
  • the element 64 and the semiconductor element 66 are joined and electrically connected.
  • the semiconductor element 86 is joined to the semiconductor element 64 by using the anisotropic conductive member 22, and is electrically connected.
  • the semiconductor element 87 is joined and electrically connected by using the anisotropic conductive member 22 across the semiconductor element 64 and the semiconductor element 66.
  • the semiconductor element 64 and the semiconductor element 66 are joined and electrically connected to one semiconductor element 62 by using the anisotropic conductive member 22.
  • the semiconductor element 86 and the semiconductor element 87 are joined to the semiconductor element 64 by using the heterogeneous conductive member 22, and the semiconductor element 91 is joined to the semiconductor element 66 by using the heterogeneous conductive member 22 and electrically. It can also be a connected configuration.
  • a light emitting element such as a VCSEL (Vertical Cavity Surface Emitting Laser) and a light receiving element such as a CMOS (Complementary Metal Oxide Semiconductor) image sensor are laminated on a device surface including an optical waveguide.
  • VCSEL Vertical Cavity Surface Emitting Laser
  • CMOS Complementary Metal Oxide Semiconductor
  • the semiconductor element 64 and the semiconductor element 66 are joined to one semiconductor element 62 by using an anisotropic conductive member 22, and are electrically connected to each other. There is.
  • the semiconductor element 86 and the semiconductor element 87 are joined to the semiconductor element 64 by using the heterogeneous conductive member 22, and the semiconductor element 91 is joined to the semiconductor element 66 by using the heterogeneous conductive member 22 and electrically. It is connected.
  • the semiconductor element 62 is provided with an optical waveguide 81.
  • the semiconductor element 66 is provided with a light emitting element 95, and the semiconductor element 64 is provided with a light receiving element 96.
  • the light Lo output from the light emitting element 95 of the semiconductor element 66 passes through the optical waveguide 81 of the semiconductor element 62 and is emitted as the emitted light Ld to the light receiving element 96 of the semiconductor element 64. This makes it possible to deal with the above-mentioned silicon photonics.
  • the anisotropic conductive member 22 is formed with holes 27 at locations corresponding to the optical paths of the light Lo and the emitted light Ld.
  • TSV Three-dimensional lamination using a laminate.
  • the wiring responsible for the electrical connection in the stacking direction is formed in the device to be stacked, and the wiring responsible for the connection in the stacking direction is TSV (Through Silicon Via).
  • Devices with TSVs are classified into three types, via first, viamidol, and vialast, depending on the stage at which the TSV is formed.
  • the one that forms the TSV before forming the transistor of the device is called via first.
  • What is formed after the formation of the transistor and before the formation of the rewiring layer is called viamidol.
  • What is formed after the rewiring layer is formed is called a via last.
  • TSV formation by either method requires thinning of the silicon substrate in order to perform the penetration process.
  • a method of joining a semiconductor chip or wafer to which TSV is applied will be described together with an example of a usage pattern of the laminate.
  • a typical example of via-first or viamidol is a stacked memory chip called HBM (High Bandwidth Memory) or HMC (Hybrid Memory Cube).
  • HBM High Bandwidth Memory
  • HMC Hybrid Memory Cube
  • the memory area is formed and the TSV area is formed in the same die shape, the base wafer is thinned, the TSV is formed, an electrode called a micro bump is formed on the surface of the via, and the electrodes are laminated and bonded. Is going.
  • An example of a vialast is a step of joining a semiconductor chip or wafer having no metal bump with an insulating adhesive or an insulating oxide, and then forming a TSV.
  • the area of the joint portion can be increased and the resistance per shear stress can be improved. Further, since the heat conduction between the layers is good, the heat is easily diffused to the entire laminated body. These mechanisms further improve connection strength and heat dissipation.
  • Examples of bonding methods applicable to any of ViaFirst, Viamidol, and Vialast include metal diffusion bonding, oxide film direct bonding, metal bump bonding, and eutectic bonding.
  • Metal diffusion bonding or oxide film direct bonding has good bondability under low pressure and low temperature conditions.
  • a high degree of cleanliness for the joint surface for example, a level equivalent to that immediately after surface cleaning by Ar etching is required.
  • the flatness for example, since the arithmetic mean roughness Ra is required to be 1 nm or less, strict atmosphere control and parallelism control are required at the time of joining.
  • different companies, or semiconductor device product groups manufactured in different factories even if the companies are the same may have different types of semiconductor devices or wiring rules, and such semiconductor device product groups are three-dimensional. When stacking, the strictest precision or control is required.
  • metal bump bonding or eutectic bonding has good bondability even when there are some defects or the process is redundant. Further, due to deformation or flow of bumps or solder, the cleanliness or flatness of the device surface when joining dissimilar devices may be lower than that of metal diffusion bonding or oxide film direct bonding. The problems with these bonding methods are that the bonding strength is lower than that of metal diffusion bonding and oxide film direct bonding, and that the already bonded portion may be reheated each time the lamination is repeated, causing device failure. Can be mentioned.
  • the anisotropic conductive member used in the laminate preferably has a resin layer formed on at least one surface, and more preferably formed on both sides. Further, the resin layer 44 of the above-mentioned anisotropic conductive member preferably contains a thermosetting resin.
  • the formed resin layer is used as a temporary bonding layer to suppress misalignment after lamination. Since the temporary joining can be performed at a low temperature and in a short time, the adverse effect on the device can be reduced.
  • the thickness of the above-mentioned resin layer is preferably 100 nm to 1000 nm, and the thermal conductivity of the anisotropic conductive member is 20 to 100 W / (m. K) is preferable, and the coefficient of thermal expansion (CTE) of the anisotropic conductive member is preferably 5 ppm to 10 ppm.
  • the anisotropic conductive member is preferably supplied in a form held by the support via a peelable adhesive layer.
  • the material of the support is not particularly limited, but a material such as silicon or glass is preferable because it is difficult to bend and a certain flatness can be secured.
  • the peelable adhesive layer may be an adhesive layer having low adhesiveness, but an adhesive layer whose adhesiveness is lowered by heating or light irradiation is preferable. Examples of the adhesive layer whose adhesiveness is lowered by heating include Riva Alpha (registered trademark) manufactured by Nitto Denko Corporation or Somatac (registered trademark) manufactured by SOMAR Corporation.
  • Riva Alpha registered trademark
  • Somatac registered trademark
  • As the adhesive layer whose adhesiveness is lowered by light irradiation a material such as that used as a general dicing tape can be used, and a light release layer manufactured by 3M Co., Ltd. is also mentioned as an example.
  • the anisotropic conductive member may have a pattern formed at the stage of being held by the support.
  • pattern formation include, for example, uneven pattern formation, individualization, and prohydrophobic pattern formation, and it is preferable that a prohydrophobic pattern is formed, and that the prohydrophobic pattern is individualized. More preferred. Since the anisotropic conductive member contains a conductive material, it is sufficient that an electrode is formed on the surface of the object to be joined in order to perform the joining, and a special metal bump such as a fine conical gold bump or Connectec Japan Corporation is used. No special technology such as monster pack core technology by the company, Tohoku Microtech Co., Ltd. and Masahiro Aoyagi Research Group of AIST is required.
  • the anisotropic conductive member preferably has protrusions on the surface, and as described above, the protruding portion 16a, that is, the protrusions are conductive. It is more preferable to include protrusions made of wood. Further, since the laminated body having the terminals having the area ratio of the present invention has good heat conduction between the layers, heat is easily diffused to the entire laminated body, so that the heat dissipation property is particularly good.
  • Examples of laminating different semiconductor chips include a COC (Chip on Chip) method, a COW (Chip on Wafer) method, and a WOW (Wafer on Wafer) method.
  • the COC method is a method in which semiconductor chips are laminated on a semiconductor chip fixed on a substrate, and it is possible to laminate semiconductor chips of different sizes, and it is possible to select non-defective semiconductor chips before joining.
  • alignment is required each time, which is expensive.
  • the COW method is a method in which semiconductor chips are laminated on a substrate wafer, and when a large number of semiconductor chips are laminated, alignment is required each time as in the COC method, which is costly.
  • the WOW method is a method of joining wafers to each other, and has advantages such as shortening of joining time and easy alignment. However, since good semiconductor chips cannot be selected, the yield of multilayer laminates tends to decrease. ..
  • the laminated body may include joining by a conventional method.
  • Examples of including bonding by the conventional method include a mode in which a laminate having bonding by an anisotropic conductive member has hybrid bonding between an optical semiconductor and an ASIC (Application Specific Integrated Circuit), and a surface between a memory and an ASIC. Examples include an embodiment having an activated junction. Joining by the conventional method has an advantage that devices manufactured according to different rules can be easily laminated.
  • the first semiconductor chip group is inspected and individualized, and the first non-defective semiconductor chip group is selected.
  • the first non-defective semiconductor chip group is arranged on the first substrate via the first anisotropic conductive member, and temporary bonding is performed. Temporary joining can be performed by a device such as a flip chip bonder.
  • the first substrate is not particularly limited, and examples thereof include a device having a transistor or a substrate having a wiring layer and a through electrode.
  • the group of semiconductor chips to be laminated is not particularly limited, and examples thereof include a mode having a through electrode or a mode in which the back surface of the semiconductor chip having an embedded via is removed.
  • Examples of the method for removing the back surface include back grind, CMP, and chemical etching. In particular, a removal method such as chemical etching with less lateral stress is preferable.
  • the group of non-defective semiconductor chips to be laminated is arranged at a position corresponding to the arrangement of the first group of non-defective semiconductor chips on the first substrate of the second substrate.
  • a second anisotropic conductive member is sandwiched between the first substrate and the second substrate, and the second anisotropic conductive member is sandwiched between the first substrate and the second substrate.
  • the second substrate is peeled off from the group of good semiconductor chips to be laminated and removed.
  • the structure consisting of the first non-defective semiconductor chip group, the second anisotropic conductive member, and the laminated non-defective semiconductor chip group is designated as a new first non-defective semiconductor chip group, and a predetermined hierarchical structure is formed.
  • the stacking of the second anisotropic conductive member and the semiconductor chip group to be laminated is repeated until.
  • the layers are mainly joined by heating and pressurizing all at once to obtain a three-dimensional bonded structure.
  • the obtained three-dimensional bonding structure is sealed by a method such as compression bonding and individualized to obtain a target device.
  • an embodiment in which the semiconductor chip group to be laminated is individualized after being bonded to the first non-defective semiconductor chip group via the second anisotropic conductive member, and the anisotropic conductivity in which a pattern is formed.
  • An embodiment in which the member is used as the first or second anisotropic conductive member, and the anisotropic conductive member in which the pattern is formed are used as an adhesive for arranging the group of semiconductor chips to be laminated on the second substrate. Examples thereof include a mode in which peeling is performed at the interface between the second substrate and the anisotropic conductive member.
  • the first anisotropic conductive member is provided on the surface of the first substrate.
  • a mode in which MOS (Metal Oxide Semiconductor) is present may be used, or a mode in which MOS (Metal Oxide Semiconductor) is not present may be used.
  • the first semiconductor chip group is inspected, individualized, and the first non-defective semiconductor chip group is selected.
  • a second anisotropic conductive member is provided on the surface of the support via a temporary bonding layer whose adhesiveness is reduced by the treatment.
  • the material of the support is not particularly limited, but silicon or glass is preferable.
  • the temporary bonding layer whose adhesiveness is lowered by the treatment a temporary bonding layer whose adhesiveness is lowered by heating or a temporary bonding layer whose adhesiveness is lowered by light irradiation is preferable.
  • the individualizing method is not particularly limited, and examples thereof include a dicing method, a laser irradiation method, a stealth dicing method, a wet etching method, and a dry etching method.
  • the first non-defective semiconductor chip group is arranged on the support via the second anisotropic conductive member, and temporary joining is performed.
  • a self-assembly technique for example, a droplet containing an activator is formed on a mounting region of a substrate, a group of semiconductor chips is placed on the droplet, a device is positioned in the mounting region, and the droplet is dried. Examples thereof include a method in which the element and the mounting substrate are joined via a curable resin layer to wash away the activator. These techniques are disclosed in Japanese Patent Application Laid-Open No. 2005-150385 or Japanese Patent Application Laid-Open No. 2014-57019. Electrodes may be used as alignment marks during self-assembly.
  • the first substrate and the first non-defective semiconductor chip group are temporarily joined via the first anisotropic conductive member.
  • a treatment for lowering the adhesiveness of the temporary bonding layer is performed, and peeling is performed at the interface between the second anisotropic conductive member and the support.
  • the structure consisting of the first substrate, the first anisotropic conductive member, and the first non-defective semiconductor chip group is used as the new first substrate, and the second anisotropic conductive member is used as the new first anisotropic member.
  • the conductive member is formed, and the first non-defective semiconductor chip group and the second anisotropic conductive member are repeatedly laminated until a predetermined hierarchical structure is formed.
  • the layers are mainly joined by performing batch processing under the conditions of higher pressure and higher temperature than the conditions used for the temporary joining to obtain a three-dimensional joining structure. Since the temporary bonding layer remains in the laminated body, it is preferable to use a material for which the curing reaction proceeds under the main bonding conditions as the temporary bonding layer.
  • the obtained three-dimensional bonded structure is sealed by a method such as compression bonding and individualized to obtain the desired laminated device. It should be noted that treatments such as thinning, rewiring, and electrode formation may be performed before the individualization.
  • the temporary bonding and the main bonding can be separated by using the anisotropic conductive member, it is not necessary to perform a high temperature process such as solder reflow a plurality of times, and the risk of device failure can be reduced. Further, as described above, in the embodiment in which the anisotropic conductive member having the resin layer on the surface is used, the influence of the process conditions on the joint portion can be alleviated by the resin layer. Further, in the embodiment using the anisotropic conductive member having protrusions on the surface, joining is possible even when the surface flatness of the object to be joined is low, so that the flattening process can be simplified.
  • FIGS. 33 to 48 are schematic views showing a fourth example of a method for manufacturing a laminated device using the metal-filled microstructure according to the embodiment of the present invention in order of steps.
  • FIGS. 44 to 46 are schematic views showing the manufacturing method of the laminated body used in the fourth example of the manufacturing method of the laminated device using the metal-filled microstructure of the embodiment of the present invention in the order of steps.
  • 47 and 48 are schematic views showing the manufacturing method of the laminated body used in the fourth example of the manufacturing method of the laminated device using the metal-filled microstructure of the embodiment of the present invention in the order of processes.
  • the fourth example of the method for manufacturing a laminated device using a metal-filled microstructure relates to three-dimensional lamination, and is different from the second example of the method for manufacturing a laminated device using a metal-filled microstructure.
  • a direction conductive member is used. Therefore, a detailed description of the manufacturing method common to the second example of the manufacturing method of the laminated device using the metal-filled microstructure will be omitted.
  • a first laminated substrate 90 provided with an anisotropic conductive member 22 on the entire surface 92a of the semiconductor wafer 92 is prepared.
  • the semiconductor wafer 92 can have, for example, the same configuration as the first semiconductor wafer 80 having a plurality of element regions (not shown).
  • the semiconductor wafer 92 can also be the above-mentioned interposer 23.
  • a second laminated substrate 100 provided with a plurality of semiconductor elements 64 is prepared. In the second laminated substrate 100, the peeling functional layer 104 and the anisotropic conductive member 22 are laminated on the surface 102a of the second substrate 102. A plurality of semiconductor elements 64 are provided on the anisotropic conductive member 22.
  • a hydrophobic film 105 is provided on the anisotropic conductive member 22 in a region where the semiconductor element 64 is not provided.
  • the back surface 64b of the semiconductor element 64 is the surface on the second substrate 102 side, and the surface 64a is the surface on the opposite side.
  • the semiconductor element 64 for example, a non-defective semiconductor element that has been inspected and selected is used.
  • the peeling function layer 104 is composed of, for example, an adhesive layer whose adhesiveness is lowered by heating or light irradiation.
  • the adhesive layer whose adhesiveness is lowered by heating include Riva Alpha (registered trademark) manufactured by Nitto Denko Corporation or Somatac (registered trademark) manufactured by SOMAR Corporation.
  • Riva Alpha registered trademark
  • Somatac registered trademark
  • SOMAR Corporation As the adhesive layer whose adhesiveness is lowered by light irradiation, a material such as that used as a general dicing tape can be used, and a light release layer manufactured by 3M Co., Ltd. is also mentioned as an example.
  • the first laminated base 90 and the second laminated base 100 are temporarily joined.
  • the method of temporary joining is as described above. Further, a device such as a flip chip bonder can be used for temporary joining.
  • the second substrate 102 of the second laminated substrate 100 is removed.
  • the semiconductor element 64 is in a state of being temporarily bonded to the anisotropic conductive member 22 of the semiconductor wafer 92, and the anisotropic conductive member 22 is reprinted on the surface 64a of the semiconductor element 64.
  • the second substrate 102 is removed by, for example, heating or irradiating with light to reduce the adhesiveness of the peeling functional layer 104.
  • another second laminated substrate 100 is temporarily joined to the anisotropic conductive member 22 on the surface 64a side of the semiconductor element 64 by aligning the positions of the semiconductor elements 64 with each other.
  • the back surface 64b of the semiconductor element 64 of another second laminated substrate 100 and the anisotropic conductive member 22 on the front surface 64a side of the semiconductor element 64 temporarily bonded to the semiconductor wafer 92 are temporarily bonded.
  • the method of temporary joining is as described above.
  • the second substrate 102 of another second laminated substrate 100 is removed. The method for removing the second substrate 102 is as described above. As shown in FIG.
  • the semiconductor element 64 is in a state of being temporarily joined to the anisotropic conductive member 22 of the semiconductor element 64 on the side of the semiconductor wafer 92, and the anisotropic conductive member 22 is attached to the surface 64a of the semiconductor element 64. Is reprinted.
  • FIG. 38 shows a configuration in which the semiconductor element 64 is provided in two layers. By repeating the temporary bonding of the second laminated substrate 100 in this way, the number of laminated semiconductor elements 64 can be controlled.
  • the third composite laminate 106 shown in FIG. 39 is prepared.
  • the third composite laminate 106 has a third substrate 108, and a hydrophobic film 109 is formed on the surface 108a thereof in a specific pattern.
  • the semiconductor element 64 is provided on the surface 108a of the third substrate 108, that is, in a region where the hydrophobic film 109 is not provided.
  • the semiconductor element 64 for example, a non-defective semiconductor element that has been inspected and selected is used.
  • a water-repellent material is applied through a mask to form a desired pattern to obtain a specific pattern.
  • water-repellent material a compound such as alkylsilane or fluoroalkylsilane can be used.
  • a material that exhibits a water-repellent effect depending on the shape for example, a phase-separated structure of isotactic polypropylene (i-PP) or the like can be used.
  • the third composite laminate is formed on the anisotropic conductive member 22 on the surface 64a side of the semiconductor element 64.
  • the body 106 is temporarily joined by aligning the positions of the semiconductor elements 64 with each other.
  • the semiconductor element 64 is provided with three layers.
  • the third substrate 108 of the third composite laminate 106 is removed.
  • the method for removing the third substrate 108 is the same as the method for removing the second substrate 102 described above.
  • the semiconductor element 64, the anisotropic conductive member 22, and the semiconductor wafer 92 are main-bonded by performing batch processing under conditions of higher pressure and higher temperature than those used in the temporary bonding, and the three dimensions shown in FIG. 42 are obtained.
  • a bonded structure 94 is obtained.
  • the three-dimensional bonded structure 94 may be subjected to processing such as thinning, rewiring, and electrode formation.
  • the semiconductor wafer 92 of the three-dimensional bonded structure 94 and the anisotropic conductive member 22 are cut into pieces as shown in FIG. 43.
  • the semiconductor wafer 92 of the three-dimensional bonded structure 94 and the anisotropic conductive member 22 are cut into pieces as shown in FIG. 43.
  • the above-mentioned method can be appropriately used.
  • the second laminated substrate 100 shown in FIG. 34 is formed by laminating the peeling functional layer 104 and the anisotropic conductive member 22 on the surface 102a of the second substrate 102.
  • the anisotropic hydrophobic film 105 is formed on the anisotropic conductive member 22 in a specific pattern.
  • the hydrophobic film 105 is formed with a pattern on the anisotropic conductive member 22 by a method such as a lithography method or a self-assembling method.
  • examples of the hydrophilic material forming the hydrophilic pattern include a hydrophilic polymer such as polyvinyl alcohol.
  • the material used for the above-mentioned prohydrophobic membrane 109 can also be used to form the prohydrophobic membrane 105.
  • the hydrophilic film 105 can also form a specific pattern by exposure development using, for example, a resist material containing a fluorine-based compound.
  • the semiconductor element 64 is provided in the region where the hydrophobic film 105 is not provided.
  • the second laminated substrate 100 shown in FIG. 34 is obtained.
  • a method of providing the semiconductor element 64 for example, a droplet containing an activator is formed in a region where the hydrophobic membrane 105 is not provided, the semiconductor element 64 is placed on the droplet, positioned, and the droplet is placed. A method of drying, joining the semiconductor element 64 and the second substrate 102 via a curable resin layer, and washing away the activator is used.
  • the third composite laminate 106 shown in FIG. 39 prepares a third substrate 108.
  • the hydrophobic film 109 is formed on the surface 108a of the third substrate 108 in a specific pattern.
  • the hydrophobic membrane 109 has the same structure as the above-mentioned hydrophobic membrane 105 and can be formed by the same method.
  • the semiconductor element 64 is provided in the region where the hydrophobic film 109 is not provided.
  • a method of providing the semiconductor element 64 for example, a droplet containing an activator is formed in a region where the hydrophobic membrane 109 is not provided, the semiconductor element 64 is placed on the droplet, positioned, and the droplet is placed.
  • a method is used in which the semiconductor element 64 and the third substrate 108 are joined to each other via a curable resin layer after drying, and the activator is washed away. As a result, the third composite laminate 106 shown in FIG. 39 is obtained.
  • FIGS. 49-66 are schematic views showing a fifth example of a method for manufacturing a laminated device using the metal-filled microstructure of the embodiment of the present invention in process order, and FIGS. 62 to 66 are embodiments of the present invention.
  • FIGS. 49 to 66 it is a schematic diagram which shows the 6th example of the manufacturing method of the laminated device using the metal-filled microstructure of the above in the order of steps.
  • FIGS. 49 to 66 the same components as those of the anisotropic conductive material 50 shown in FIG. 13 and the laminated device 60 shown in FIG. 13 are designated by the same reference numerals, and detailed description thereof will be omitted.
  • an anisotropic conductive material 50 having a support 46 and an anisotropic conductive member 22, and a wafer 112 provided with a rewiring layer 110 are prepared.
  • the rewiring layer 110 has the above-mentioned interposer function. As shown in FIG. 49, the rewiring layer 110 is arranged so as to face the anisotropic conductive member 22, and as shown in FIG. 50, the anisotropic conductive member 22 and the rewiring layer 110 are joined and electrically. Connecting. Next, as shown in FIG. 51, the wafer 112 is separated from the rewiring layer 110.
  • the anisotropic conductive material 50 is arranged on the rewiring layer 110 with the anisotropic conductive member 22 facing each other.
  • the rewiring layer 110 and the anisotropic conductive member 22 are joined as shown in FIG. 53, and one support 46 is separated as shown in FIG. 54.
  • the semiconductor element 62 is arranged so that one of the supports 46 faces the isolated anisotropic conductive member 22.
  • the anisotropic conductive member 22 and the semiconductor element 62 are joined and electrically connected.
  • the remaining support 46 is separated.
  • the semiconductor element 64 is arranged so that the remaining support 46 on the side where the semiconductor element 62 is not provided faces the anisotropic conductive member 22 from which the semiconductor element 62 is separated.
  • the anisotropic conductive member 22 and the semiconductor element 64 are joined and electrically connected.
  • the semiconductor element 62 and the semiconductor element 64 can be laminated without using the TSV.
  • the semiconductor element 64 is arranged in FIG. 58, the present invention is not limited to this, and as shown in FIG. 60, the semiconductor element 64 and the semiconductor element 66 may be arranged with respect to one semiconductor element 62. good.
  • a plurality of semiconductor elements 64 and semiconductor elements 66 are arranged in one semiconductor element 62.
  • the semiconductor element 64 and the semiconductor element 66 can be laminated on the semiconductor element 62 without using the TSV.
  • the rewiring layer 110 is not limited to being used alone, and can be used by being embedded in an organic substrate.
  • the organic substrate 120 is arranged so as to face the rewiring layer 110 with respect to the anisotropic conductive material 50 provided with the rewiring layer 110.
  • the organic substrate 120 functions as, for example, an interposer.
  • the organic substrate 120 is electrically connected to the rewiring layer 110 by using, for example, solder.
  • the rewiring layer 110 may be embedded in the organic substrate 120.
  • the support 46 is separated as shown in FIG. Next, as shown in FIG.
  • the semiconductor element 62 is arranged so as to face the anisotropic conductive member 22.
  • the semiconductor element 62 is joined to the anisotropic conductive member 22 and electrically connected.
  • the semiconductor element has been described as an example, but the present invention is not limited to this, and a semiconductor wafer may be used instead of the semiconductor element. Further, the configuration of the semiconductor element is not particularly limited, and the above-exemplified ones can be appropriately used.
  • temporary bonding means fixing a semiconductor element or a semiconductor wafer on an object to be bonded in a state of being aligned with the object to be bonded.
  • This joining refers to joining objects under predetermined conditions in a temporarily joined state. This joining refers to a state in which the joining state is not permanently released unless a special external force or the like acts on it. By performing this joining collectively as described above, the tact time can be reduced and the productivity can be increased.
  • the joining method is not particularly limited to the above-mentioned method, and DBI (Direct Bond Interconnect) and SAB (Surface Activated Bond) can be used.
  • DBI Direct Bond Interconnect
  • SAB Surface Activated Bond
  • a silicon oxide film is laminated on the anisotropic conductive member and the semiconductor wafer, and chemical mechanical polishing is performed. After that, the silicon oxide film interface is activated by plasma treatment, and the anisotropic conductive member semiconductor wafers are brought into contact with each other to bond the two.
  • each bonding surface of the anisotropic conductive member and the semiconductor wafer is surface-treated and activated in a vacuum.
  • the anisotropic conductive member and the semiconductor wafer are brought into contact with each other in a room temperature environment to join them.
  • ion irradiation of an inert gas such as argon or irradiation with a neutral atom beam is used.
  • the semiconductor wafer and the semiconductor element are inspected so that the good product and the defective product can be identified in advance, and only the good product of the semiconductor element is weird. Manufacturing loss can be reduced by joining to a non-defective portion in the semiconductor wafer via a conductive member.
  • a non-defective semiconductor element whose quality is guaranteed is called KGD (Know Good Die).
  • the present invention is not limited to this.
  • temporary joining may not be possible.
  • the temporary bonding of the semiconductor element may be omitted.
  • the semiconductor elements may be bonded to the element region of the semiconductor wafer one by one. Transport and picking of semiconductor elements and semiconductor wafers, as well as temporary bonding and main bonding, can be realized by using known semiconductor manufacturing equipment.
  • the devices of Toray Engineering Co., Ltd., Shibuya Kogyo Co., Ltd., Shinkawa Co., Ltd., Hyundai Motor Co., Ltd., and the like can be used. Wafers of various companies such as Mitsubishi Heavy Industries Machine Tool, Bond Tech, PMT Co., Ltd., Ayumi Kogyo, Tokyo Electron (TEL), EVG, Sus Microtech Co., Ltd. (SUSS), Musashino Engineering, etc.
  • a joining device can be used.
  • the atmosphere at the time of joining, the heating temperature, the pressing force (load), and the processing time are listed as control factors, but it is necessary to select the conditions suitable for the device such as the semiconductor element to be used. can.
  • the atmosphere at the time of joining can be selected from the atmosphere, an inert atmosphere such as a nitrogen atmosphere, and a vacuum state.
  • the heating temperature can be variously selected from a temperature of 100 ° C. to 400 ° C., and the heating rate can also be selected from 10 ° C./min to 10 ° C./sec according to the performance of the heating stage or the heating method.
  • Regarding the pressure (load) it is possible to select to pressurize rapidly or in steps depending on the characteristics of the resin encapsulant.
  • the atmosphere at the time of joining, the holding time for each of heating and pressurization, and the changing time can be appropriately set.
  • the order can be changed as appropriate. For example, after the vacuum is reached, the first stage is pressurized, and then the temperature is raised by heating, and then the second stage is pressurized to hold it for a certain period of time. It is possible to take steps such as returning to the atmosphere at the stage when it becomes.
  • Such a procedure can be rearranged in various ways, and may be heated in a vacuum state after being pressurized in the atmosphere, or may be evacuated, pressurized, and heated at once. Examples of these combinations are shown in FIGS. 67 to 73.
  • the yield of joining can be improved.
  • the temporary bonding can be changed in the same manner. For example, by creating an inert atmosphere, oxidation of the electrode surface of the semiconductor element can be suppressed. It is also possible to perform bonding while adding ultrasonic waves.
  • 67 to 73 are graphs showing the first example to the seventh example of this joining condition.
  • 67 to 73 show the atmosphere at the time of joining, the heating temperature, the pressing force (load), and the processing time, where the reference numeral V indicates the degree of vacuum, the reference numeral L indicates the load, and the reference numeral T indicates the temperature. ..
  • a high degree of vacuum means a low pressure.
  • the lower the degree of vacuum the closer to atmospheric pressure.
  • the temperature may be increased after the load is applied in a state where the pressure is reduced. Further, as shown in FIGS.
  • the timing of applying the load and the timing of raising the temperature may be matched.
  • the load may be applied after the temperature is raised.
  • the timing of reducing the pressure and the timing of raising the temperature may be matched.
  • the temperature may be raised in steps as shown in FIGS. 67, 68 and 72, or may be heated in two steps as shown in FIG. 73.
  • the load may also be applied in steps as shown in FIGS. 69 and 72.
  • the timing of depressurizing the pressure may be the timing of depressurizing as shown in FIGS. 67, 69, 71, 72 and 73, and then applying the load, and the timing of depressurizing as shown in FIGS. 68 and 70.
  • the timing of applying the load may be matched. In this case, depressurization and joining are performed in parallel.
  • the present invention is basically configured as described above. Although the method for producing the metal-filled microstructure of the present invention has been described in detail above, the present invention is not limited to the above-described embodiment, and various improvements or changes have been made without departing from the gist of the present invention. Of course, it is also good.
  • the present invention will be described in more detail with reference to Examples below.
  • the materials, reagents, amounts of substances and their ratios, operations, etc. shown in the following examples can be appropriately changed as long as they do not deviate from the gist of the present invention. Therefore, the scope of the present invention is not limited to the following examples.
  • the metal-filled microstructures of Examples 1 and 2 and the metal-filled microstructures of Comparative Examples 1 to 3 were produced.
  • the number of micro defects and the nano-defect rate were evaluated for the metal-filled microstructures of Examples 1 and 2 and the metal-filled microstructures of Comparative Examples 1 to 3.
  • the evaluation results of the number of micro defects and the nano defect rate are shown in Table 2 below. Hereinafter, the number of micro defects and the nano defect rate will be described.
  • the evaluation of the number of micro defects will be described. ⁇ Evaluation of the number of micro defects> After polishing one side of the manufactured metal-filled microstructure, the polished surface was observed with an optical microscope to try to find defects. Then, the number of defects was counted, the number of defects per unit area was obtained, and the number of defects was evaluated according to the evaluation criteria shown in Table 1 below. In the evaluation, it is necessary to satisfy both the evaluation criteria of 20 to 50 ⁇ m in diameter and the evaluation criteria of more than 50 ⁇ m in diameter. For example, in the evaluation AA, those having a diameter of 20 to 50 ⁇ m satisfying 0.001 to 0.1 and having a diameter of more than 50 ⁇ m were not detected.
  • the above-mentioned single-sided polishing was carried out as follows.
  • the metal-filled microstructure manufactured on a 4-inch wafer is attached with Q-chuck (registered trademark) (manufactured by Maruishi Sangyo Co., Ltd.), and the metal-filled microstructure is subjected to arithmetic average roughness using a polishing device manufactured by MAT.
  • Q-chuck registered trademark
  • JIS Japanese Industrial Standards
  • B0601 Japanese Industrial Standards
  • Abrasive grains containing alumina were used for polishing.
  • Example 1 The metal-filled microstructure of Example 1 will be described.
  • Metal-filled microstructure ⁇ Manufacturing of aluminum members> Si: 0.06% by mass, Fe: 0.30% by mass, Cu: 0.005% by mass, Mn: 0.001% by mass, Mg: 0.001% by mass, Zn: 0.001% by mass, Ti: A molten metal containing 0.03% by mass, the balance of which is Al and an aluminum alloy of unavoidable impurities is prepared, and after the molten metal is treated and filtered, an ingot having a thickness of 500 mm and a width of 1200 mm is DC (Direct Chill). ) Made by the casting method.
  • the surface was scraped to an average thickness of 10 mm by a surface milling machine, and then kept at 550 ° C. for about 5 hours, and when the temperature dropped to 400 ° C., the thickness was 2.7 mm using a hot rolling mill. It was made into a rolled plate. Further, after heat treatment was performed at 500 ° C. using a continuous annealing machine, it was finished by cold rolling to a thickness of 1.0 mm to obtain a JIS (Japanese Industrial Standards) 1050 aluminum member. After forming the aluminum member into a wafer shape having a diameter of 200 mm (8 inches), each of the following treatments was performed.
  • JIS Japanese Industrial Standards
  • the above-mentioned aluminum member was subjected to electrolytic polishing treatment under the conditions of a voltage of 25 V, a liquid temperature of 65 ° C., and a liquid flow velocity of 3.0 m / min using an electrolytic polishing liquid having the following composition.
  • the cathode was a carbon electrode, and the power supply was GP0110-30R (manufactured by Takasago Seisakusho Co., Ltd.).
  • the flow velocity of the electrolytic solution was measured using a vortex flow monitor FLM22-10PCW (manufactured by AS ONE Corporation).
  • the aluminum member after the electrolytic polishing treatment was subjected to anodizing treatment by a self-regularization method according to the procedure described in JP-A-2007-204802.
  • the aluminum member after the electrolytic polishing treatment was subjected to a pre-anodizing treatment for 5 hours with an electrolytic solution of 0.50 mol / L oxalic acid under the conditions of a voltage of 40 V, a liquid temperature of 16 ° C., and a liquid flow velocity of 3.0 m / min. ..
  • the pre-anodized aluminum member was subjected to a film removal treatment by immersing it in a mixed aqueous solution of 0.2 mol / L chromic anhydride and 0.6 mol / L phosphoric acid (liquid temperature: 50 ° C.) for 12 hours.
  • the electrolytic solution of 0.50 mol / L oxalic acid was subjected to reanodizing treatment for 3 hours and 45 minutes under the conditions of a voltage of 40 V, a liquid temperature of 16 ° C., and a liquid flow velocity of 3.0 m / min, and an anodized film having a film thickness of 30 ⁇ m.
  • An oxide film was obtained.
  • the cathode was a stainless steel electrode, and the power supply was GP0110-30R (manufactured by Takasago Seisakusho Co., Ltd.).
  • a NeoCool BD36 manufactured by Yamato Scientific Co., Ltd. was used as the cooling device, and a pair stirrer PS-100 (manufactured by EYELA Tokyo Rika Kikai Co., Ltd.) was used as the stirring and heating device. Further, the flow velocity of the electrolytic solution was measured using a vortex type flow monitor FLM22-10PCW (manufactured by AS ONE Corporation).
  • the average diameter of the pores, which are through holes existing in the anodic oxide film after the barrier layer removing step was 60 nm.
  • the average diameter was calculated as an average value measured at 50 points by taking a surface photograph (magnification of 50,000 times) with an FE-SEM (Field emission-Scanning Electron Microscope).
  • the average thickness of the anodic oxide film after the barrier layer removing step was 80 ⁇ m.
  • the average thickness was measured at 10 points by cutting the anodized film with FIB (Focused Ion Beam) in the thickness direction and taking a surface photograph (magnification of 50,000 times) of the cross section with FE-SEM. Calculated as an average value.
  • the density of through holes present in the anodic oxide film was about 100 million / mm 2 .
  • the density of the through holes was measured and calculated by the method described in paragraphs [0168] and [0169] of JP-A-2008-270158.
  • the degree of regularization of the through holes present in the anodic oxide film was 92%.
  • the degree of regularization was calculated by taking a surface photograph (magnification of 20000 times) with an FE-SEM and measuring by the method described in paragraphs [0024] to [0027] of JP-A-2008-270158.
  • a metal layer was formed on the exposed aluminum member using Zn (zinc).
  • Zn zinc
  • an alkaline aqueous solution containing Zn ions was used to form a barrier.
  • a metal layer made of Zn was formed at the bottom of the pores.
  • a metal layer other than the valve metal was formed in the area ratio of the metal layer made of Zn, that is, in the region of the bottom of the pores having an area of 80% or more.
  • the area ratio of the metal layer other than the valve metal is referred to as "area ratio other than the valve metal" in Table 2.
  • the anodized film is cut with FIB (Focused Ion Beam) in the thickness direction, and the cross section thereof is surface photographed by FE-SEM (magnification 5). 10 times) was photographed in 10 fields of view, and the area ratio of the Zn layer formed on the surface of the aluminum member with exposed pores in each field of view was measured and calculated as the average value.
  • FIB Fluorine Beam
  • Metal plating process> the aluminum member on which the anodic oxide film was formed was subjected to metal plating in a supercritical state with the aluminum member as the cathode and platinum (Pt) as the positive electrode.
  • the copper plating solution shown below was used for metal plating.
  • carbon dioxide was used to bring the temperature to 35 ° C. and the pressure to 15 MPa to bring the state into a supercritical state.
  • Metal plating was performed in a supercritical state.
  • the electrolytic plating apparatus shown in FIG. 12 described above was used for metal plating.
  • a metal-filled microstructure was prepared by dissolving and removing the aluminum member by immersing it in a 20 mass% mercury chloride aqueous solution (rise) at 20 ° C. for 3 hours.
  • Example 2 In Example 2, as compared with Example 1, the aluminum member (metal part) was removed after forming the anodic oxide film. Then, the diameter of the pores was expanded and the barrier layer was removed. As a result, the anodic oxide film 14 was made into a simple substance (see FIG. 8). The pores were enlarged and the barrier layer was removed by immersing in a phosphoric acid aqueous solution at 50 g / L and 40 ° C. for 15 minutes. Next, an Au (gold) film was formed on the back surface 14b of the anodic oxide film 14 by an electroless plating method, and a metal member 24 (see FIG. 10) was provided on the back surface 14b of the anodic oxide film 14.
  • the metal member covers the entire opening of the pore, and the metal member 24 (see FIG. 10) other than the valve metal is exposed at the bottom of the pore.
  • a region of 100% of the area of the bottom of the pores was composed of a metal member 24 (see FIG. 10) other than the valve metal, and the area ratio other than the valve metal was 100%.
  • the anodic oxide film 14 provided with the metal member 24 was metal-plated under the same conditions as in Example 1 in a supercritical state. After metal plating, the metal member was polished and removed to prepare a metal-filled microstructure.
  • the average diameter of the pores was 60 nm and the degree of regularization of the pores was 92%, as in Example 1.
  • Comparative Example 1 Comparative Example 1 was the same as that of Example 1 except that the plating reaction field was a liquid phase and metal plating was performed at atmospheric pressure in the plating step as compared with Example 1. In Comparative Example 1, metal plating was not performed in a supercritical state.
  • Comparative Example 2 Comparative Example 2 was the same as that of Example 2 except that the plating reaction field was a liquid phase and metal plating was performed at atmospheric pressure in the plating step as compared with Example 2. In Comparative Example 2, metal plating was not performed in a supercritical state.
  • Comparative Example 3 Comparative Example 3 was the same as that of Example 1 except that the area ratio of the metal layer made of Zn was 50% as compared with Example 1. In Comparative Example 3, the area ratio was adjusted by shortening the etching treatment time in the barrier layer removing step described above.

Landscapes

  • Chemical & Material Sciences (AREA)
  • Engineering & Computer Science (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • Materials Engineering (AREA)
  • Metallurgy (AREA)
  • Organic Chemistry (AREA)
  • Electrochemistry (AREA)
  • Mechanical Engineering (AREA)
  • Electroplating Methods And Accessories (AREA)

Abstract

L'invention concerne un procédé de fabrication d'une microstructure remplie de métal dans laquelle des défauts de remplissage de métal dans une pluralité de pores sont supprimés lorsque le métal est apporté dans la pluralité de pores. Le procédé de fabrication d'une microstructure remplie de métal comprend : une étape de fourniture d'un film isolant ayant une pluralité de pores sur la surface d'un élément en métal pour obtenir une structure ayant l'élément en métal et le film isolant, ainsi qu'une étape de placage consistant à réaliser un placage de métal sur la surface de la structure au moins sur le côté ayant le film isolant dans un état supercritique ou dans un état sous-critique et à remplir la pluralité de pores avec un métal. Au début de l'étape de placage, une couche de métal autre qu'un métal valve est présente au fond des pores de la structure et la couche de métal autre que le métal valve est formée sur une région de 80 % ou plus de la zone du fond des pores.
PCT/JP2020/048124 2020-01-31 2020-12-23 Procédé de fabrication d'une microstructure remplie de métal WO2021153112A1 (fr)

Priority Applications (2)

Application Number Priority Date Filing Date Title
CN202080094351.7A CN115003864A (zh) 2020-01-31 2020-12-23 金属填充微细结构体的制造方法
JP2021574546A JP7369797B2 (ja) 2020-01-31 2020-12-23 金属充填微細構造体の製造方法

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2020-014713 2020-01-31
JP2020014713 2020-01-31

Publications (1)

Publication Number Publication Date
WO2021153112A1 true WO2021153112A1 (fr) 2021-08-05

Family

ID=77078200

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/JP2020/048124 WO2021153112A1 (fr) 2020-01-31 2020-12-23 Procédé de fabrication d'une microstructure remplie de métal

Country Status (4)

Country Link
JP (1) JP7369797B2 (fr)
CN (1) CN115003864A (fr)
TW (1) TW202130861A (fr)
WO (1) WO2021153112A1 (fr)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20220165619A1 (en) * 2019-08-16 2022-05-26 Fujifilm Corporation Method for manufacturing structure

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2007214464A (ja) * 2006-02-10 2007-08-23 Seizo Miyata 微細パターンの形成方法
JP4163728B2 (ja) * 2006-10-02 2008-10-08 エス・イー・エス株式会社 電気めっき方法
JP2008305443A (ja) * 2007-06-05 2008-12-18 Yamaguchi Univ パターンドメディアの製造方法
US20100236596A1 (en) * 2008-08-11 2010-09-23 Samsung Electronics Co., Ltd. Anisotropically elongated thermoelectric material, process for preparing the same, and device comprising the material

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2006090785A1 (fr) * 2005-02-23 2006-08-31 Daikin Industries, Ltd. Element plaque pour pile a combustible, procede et appareil pour sa fabrication
US7405154B2 (en) * 2006-03-24 2008-07-29 International Business Machines Corporation Structure and method of forming electrodeposited contacts
TWI545233B (zh) * 2012-06-04 2016-08-11 Uyemura C & Co Ltd Plating method
WO2015029881A1 (fr) * 2013-08-30 2015-03-05 富士フイルム株式会社 Procédé de fabrication d'une microstructure remplie de métal
JP6535098B2 (ja) * 2015-09-29 2019-06-26 富士フイルム株式会社 金属充填微細構造体の製造方法
JP6890668B2 (ja) * 2017-09-26 2021-06-18 富士フイルム株式会社 金属充填微細構造体の製造方法および絶縁性基材

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2007214464A (ja) * 2006-02-10 2007-08-23 Seizo Miyata 微細パターンの形成方法
JP4163728B2 (ja) * 2006-10-02 2008-10-08 エス・イー・エス株式会社 電気めっき方法
JP2008305443A (ja) * 2007-06-05 2008-12-18 Yamaguchi Univ パターンドメディアの製造方法
US20100236596A1 (en) * 2008-08-11 2010-09-23 Samsung Electronics Co., Ltd. Anisotropically elongated thermoelectric material, process for preparing the same, and device comprising the material

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20220165619A1 (en) * 2019-08-16 2022-05-26 Fujifilm Corporation Method for manufacturing structure

Also Published As

Publication number Publication date
JPWO2021153112A1 (fr) 2021-08-05
TW202130861A (zh) 2021-08-16
JP7369797B2 (ja) 2023-10-26
CN115003864A (zh) 2022-09-02

Similar Documents

Publication Publication Date Title
JP6808815B2 (ja) 積層デバイス、積層体および積層デバイスの製造方法
JP7100166B2 (ja) 陽極酸化処理方法および異方導電性部材の製造方法
JP6887396B2 (ja) 異方導電性部材の製造方法
JP6818707B2 (ja) 金属膜、構造体、複合材料、構造体の製造方法、および複合材料の製造方法
TWI758510B (zh) 結構體、結構體的製造方法、積層體及半導體封裝體
JP6976883B2 (ja) 異方導電性部材、異方導電性部材の製造方法、接合体および電子デバイス
JP7394956B2 (ja) 金属充填微細構造体、及び金属充填微細構造体の製造方法
WO2021153112A1 (fr) Procédé de fabrication d'une microstructure remplie de métal
JP6890668B2 (ja) 金属充填微細構造体の製造方法および絶縁性基材
JP7220796B2 (ja) 構造体の製造方法
JP7305770B2 (ja) 構造体の製造方法および接合体の製造方法
TW202239592A (zh) 結構體、各向異性導電性構件之製造方法及保護層形成用組成物
JP6580642B2 (ja) 金属充填微細構造体の製造方法
JP7493039B2 (ja) 構造体、構造体の製造方法、接合体の製造方法及びデバイスの製造方法
JP2023013811A (ja) 構造体の製造方法
JPWO2019163575A1 (ja) 接合体の製造方法、仮固定部材、および積層体

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 20916817

Country of ref document: EP

Kind code of ref document: A1

ENP Entry into the national phase

Ref document number: 2021574546

Country of ref document: JP

Kind code of ref document: A

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 20916817

Country of ref document: EP

Kind code of ref document: A1