WO2007138814A1 - 試験装置および試験モジュール - Google Patents
試験装置および試験モジュール Download PDFInfo
- Publication number
- WO2007138814A1 WO2007138814A1 PCT/JP2007/059062 JP2007059062W WO2007138814A1 WO 2007138814 A1 WO2007138814 A1 WO 2007138814A1 JP 2007059062 W JP2007059062 W JP 2007059062W WO 2007138814 A1 WO2007138814 A1 WO 2007138814A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- delay
- test
- input terminals
- setting value
- group
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/3181—Functional testing
- G01R31/3183—Generation of test inputs, e.g. test vectors, patterns or sequences
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/3181—Functional testing
- G01R31/319—Tester hardware, i.e. output processing circuits
- G01R31/3193—Tester hardware, i.e. output processing circuits with comparison between actual response and known fault free response
- G01R31/31937—Timing aspects, e.g. measuring propagation delay
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/30—Marginal testing, e.g. by varying supply voltage
- G01R31/3016—Delay or race condition test, e.g. race hazard test
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/3181—Functional testing
- G01R31/319—Tester hardware, i.e. output processing circuits
- G01R31/31903—Tester hardware, i.e. output processing circuits tester configuration
- G01R31/31908—Tester set-up, e.g. configuring the tester to the device under test [DUT], down loading test patterns
- G01R31/3191—Calibration
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/3181—Functional testing
- G01R31/319—Tester hardware, i.e. output processing circuits
- G01R31/31917—Stimuli generation or application of test patterns to the device under test [DUT]
- G01R31/31922—Timing generation or clock distribution
Definitions
- the present invention relates to a test apparatus and a test module.
- the present invention relates to a test apparatus and a test module including a plurality of variable delay circuits.
- This application is related to the following Japanese application. For designated countries where incorporation by reference of documents is permitted, the contents described in the following application are incorporated into this application by reference and made a part of this application.
- a test apparatus such as a memory tester generates a timing signal indicating edge timing by delaying a reference clock with a variable delay circuit, and generates a test signal to be supplied to a device under test according to the timing signal.
- the variable delay circuit changes the delay amount of the reference clock according to the specified time specified by the test pattern.
- variable delay circuit changes the delay amount in units of time sufficiently shorter than the resolution of the specified time specified by the test pattern for the purpose of accurately controlling the delay amount.
- test apparatus sets the actual delay time in each delay setting for each of the plurality of variable delay circuits before the test. Measure and store the correspondence between each specified time specified by the test pattern and the set value of the variable delay circuit in the memory (linearize memory) (linearity correction processing)!
- Patent Document 1 Japanese Patent Application Laid-Open No. 2006-54731
- the test apparatus sequentially selects a plurality of variable delay circuits one by one, and performs linearity correction processing by one main controller (for example, a system controller).
- main controller for example, a system controller
- test equipment has been equipped with more variable delay circuits as the number of pins to be tested in parallel has increased. For this reason, conventional testing equipment is performed before testing. It is difficult to perform the linearity correction processing in a short time.
- an object of the present invention is to provide a test apparatus and a test module that can solve the above-described problems. This object is achieved by a combination of the features described in the independent claims.
- the dependent claims define further advantageous specific examples of the present invention.
- a test apparatus for testing a device under test the control apparatus for controlling the test apparatus, and a plurality of inputs of the device under test
- a pattern generator that generates a plurality of test patterns to be supplied to the terminals, a plurality of variable delay circuits that define the timing at which each of the plurality of test patterns is applied to the corresponding input terminals, and a command from the controller
- each variable delay circuit measures the amount of delay when set to a predetermined delay setting value, and stores the predetermined delay setting value and the measured delay amount in association with each other.
- a test apparatus including a plurality of microphone controllers capable of performing the above.
- the test apparatus is provided corresponding to each of a reference clock generator for generating a reference clock and a plurality of groups obtained by dividing a plurality of input terminals into two or more input terminals, and belongs to the group.
- a plurality of test signal supply units for supplying a test signal based on a test pattern to each input terminal, and each test signal supply unit includes a plurality of delay circuits and at least one of a plurality of microcontrollers;
- the delay setting value provided corresponding to each input terminal belonging to the group and stored corresponding to the delay specified value specified by the test pattern corresponding to the input terminal is assigned to the corresponding variable delay circuit.
- a plurality of memories that output each and a test based on the corresponding timing signal are provided corresponding to each input terminal belonging to the group.
- a plurality of test signal output units for outputting test signals to the input terminals, respectively, and a plurality of variable delay circuits are provided corresponding to the input terminals belonging to the group, and are input to the delay setting values to be input.
- a timing signal obtained by delaying the reference clock by a corresponding delay amount is generated, and the plurality of microcontrollers each delay each variable delay circuit corresponding to the relevant loop in accordance with an instruction from the control device. According to the set value Measure the delay amount, and store the delay setting value corresponding to each specified delay value in the memory corresponding to the variable delay circuit based on the measurement result.
- Each test signal supply unit includes a plurality of first semiconductor devices each including a variable delay circuit, a memory, and a test signal output unit provided corresponding to at least one input terminal belonging to the group, and a microcontroller A second semiconductor device connected to the control device, a second semiconductor device, and a local network connecting the plurality of first semiconductor devices, wherein the second semiconductor device is connected to the first semiconductor from the control device.
- the access request to the register in the device may be transferred to the local network, and the access response from the first semiconductor device may be received via the local network and transferred to the control device.
- Each second semiconductor device connects a microcontroller in the second semiconductor device and a local network and controls the first semiconductor device by the microcontroller, or via the second semiconductor device.
- a network switching unit that switches between connecting the control device and the local network, and the control device adjusts the delay setting value of the variable delay circuit belonging to each group. Set the network switching unit to connect the controller and the local network, and set the network switching unit to connect the control unit and the local network when accessing the register in the first semiconductor device! .
- Each first semiconductor device further includes a temperature sensor that detects a temperature of the first semiconductor device, and each memory has a plurality of temperature setting values corresponding to each delay designation value. And the microcontroller sets any temperature stored in the memory in the first semiconductor device based on the temperature of each first semiconductor device in the group to which the microcontroller belongs. You may select whether to output the delay setting value corresponding to the setting value from the memory.
- Each test signal supply unit further includes a plurality of delay amount measurement circuits provided corresponding to each of the plurality of input terminals, and each delay amount measurement circuit includes a loop path including a variable delay circuit.
- a connection switching unit that switches the connection of the variable delay circuit so as to form a pulse
- a pulse applying unit that inputs a pulse to the loop path
- a measurement period of a preset length
- a measurement unit that measures the number of times the pulse circulated in the loop path, and the microcontroller has two or more delay amount measurement circuits corresponding to the group to which the microcontroller belongs and the measurement period overlaps. You may operate in parallel.
- Each test signal supply unit further includes a program memory for storing a microprogram to be executed by the microcontroller, and the control device sets each delay setting value for each of the plurality of memories. Write a microprogram to the program memory in the test signal supply unit.
- the test module is mounted on a test apparatus for testing a device under test, and generates a plurality of test patterns to be supplied to a plurality of input terminals of the device under test.
- the generator a plurality of variable delay circuits that define the timing to apply each of the plurality of test patterns to the corresponding input terminals, and a set delay setting value for each variable delay circuit according to an instruction from the control device
- a test module comprising a plurality of microcontrollers operable in parallel to measure a delay amount at that time and store a predetermined delay setting value and the measured delay amount in association with each other.
- a plurality of input terminals are provided corresponding to each of a plurality of groups divided into two or more input terminals, and a test signal based on a test pattern is supplied to each input terminal belonging to the group.
- a plurality of test signal supply units each of which is provided corresponding to each of a plurality of delay circuits, at least one of a plurality of microcontrollers, and each input terminal belonging to the group,
- a plurality of memories each outputting a delay setting value stored corresponding to a delay designation value designated by a test pattern corresponding to the input terminal to a corresponding variable delay circuit, and each input terminal belonging to the group
- a plurality of test signal output units for outputting test signals based on the corresponding timing signals to the input terminals, respectively.
- a plurality of variable delay circuits provided corresponding to the respective input terminals belonging to the group, and a timing signal obtained by delaying the reference clock of the test apparatus by a delay amount corresponding to the input delay setting value
- Each of the plurality of microcontrollers corresponds to the group in accordance with an instruction from the controller power that controls the test apparatus.
- the delay amount corresponding to each delay setting value is measured for each variable delay circuit, and the delay setting value corresponding to each delay specified value is stored in the memory corresponding to the variable delay circuit based on the measurement result. Oh ,.
- linearity correction processing of a plurality of variable delay circuits can be performed at high speed.
- FIG. 1 shows a configuration of a test apparatus 10 according to the present embodiment, together with a device under test 100.
- FIG. 2 shows a configuration of a test signal supply unit 20 according to the present embodiment.
- FIG. 3 shows an example of the configuration of a variable delay circuit 30 and a memory 32 according to the present embodiment.
- FIG. 4 shows an example of a tape glue indicating the correspondence between the delay designation value and the delay setting value stored in the memory 32 according to the present embodiment.
- FIG. 5 shows an example of a configuration for connecting the control device 12 and the test signal supply unit 20 in the test apparatus 10 according to the present embodiment.
- FIG. 6 shows an example of the configuration of the delay amount measuring unit 70 according to the present embodiment, together with a plurality of variable delay circuits 30.
- FIG. 7 shows an example of a processing procedure in the test apparatus 10 according to the present embodiment.
- FIG. 8 shows a configuration of a test signal supply unit 20 according to a modification.
- FIG. 1 shows a configuration of a test apparatus 10 according to this embodiment together with a device under test 100.
- the test apparatus 10 includes a control apparatus 12, a reference clock generator 14, a pattern generator 16, and a plurality of test signal supply units 20, and tests the device under test 100.
- the control device 12 controls the test device 10.
- the control device 12 may control the reference clock generator 14, the non-turn generator 16, and the plurality of test signal supply units 20 via a bus.
- the reference clock generator 14 generates a reference clock and supplies the generated reference clock to each of the plurality of test signal supply units 20.
- the pattern generator 16 is a plurality of test patterns that specify patterns of test signals to be supplied to a plurality of input terminals of the device under test 100 (where the input terminals include both input-only terminals and input / output terminals). Is generated.
- the plurality of test signal supply units 20 are provided corresponding to each of a plurality of groups obtained by dividing a plurality of input terminals in one or a plurality of devices under test 100 into two or more input terminals. Each of the plurality of test signal supply units 20 supplies a test signal based on the test pattern to each input terminal belonging to the group corresponding to the test signal supply unit 20.
- the test apparatus 10 includes a test module having a reference clock generator 14, a pattern generator 16, and a plurality of test signal supply units 20, and a control apparatus 12 for controlling the test module separate from the test module. May be provided.
- FIG. 2 shows a configuration of the test signal supply unit 20 according to the present embodiment.
- Each test signal supply unit 20 includes a plurality of variable delay circuits 30 and a plurality of memories (linear rise memory) 32 provided corresponding to the respective input terminals belonging to the group corresponding to the test signal supply unit 20. And a plurality of test signal output units 34.
- each test signal supply unit 20 includes a microcontroller 40, a program memory 42, and a network switching unit. 44.
- each test signal supply unit 20 may include a plurality of first semiconductor devices 22, a second semiconductor device 24, and a local network 26.
- Each first semiconductor device 22 includes a variable delay circuit 30, a memory 32, and a test signal output unit 34 provided corresponding to at least one input terminal belonging to a group corresponding to the test signal supply unit 20.
- the second semiconductor device 24 includes a microcontroller 40, a program memory 42, and a network switching unit 44, and is connected to the control device 12.
- the second semiconductor device 24 transfers an access request from the control device 12 to the register in the first semiconductor device 22 to the local network 26, and sends an access response from the first semiconductor device 22 through the local network 26. Receive and transfer to control unit 12.
- the local network 26 connects the second semiconductor device 24 and the plurality of first semiconductor devices 22.
- Each variable delay circuit 30 receives the reference clock output from the reference clock generator 14 and inputs the delay set value output from the corresponding memory 32. Each of the variable delay circuits 30 outputs a timing signal obtained by delaying the delay amount reference clock corresponding to the input delay setting value.
- Each memory 32 stores a delay setting value for setting the delay amount of the variable delay circuit 30 corresponding to each delay designation value.
- Each memory 32 is a data conversion table for converting a logical delay amount into a physical delay amount.
- the memory delay 32 is a logical delay amount that is an input delay designation value and a physical delay amount of the variable delay circuit 30.
- the delay setting value for data conversion is stored.
- Each memory 32 receives from the reference clock generator 14 a test pattern that specifies the change timing of the test signal by a delay time (delay specified value) from the reference timing.
- Each memory 32 outputs the delay setting value stored corresponding to the delay designation value designated by the test pattern corresponding to the input terminal to the corresponding variable delay circuit 30.
- Each test signal output unit 34 inputs a timing signal indicating the change timing of the test signal to be output to the corresponding input terminal from the corresponding variable delay circuit 30. Each test signal output unit 34 generates a signal based on the corresponding timing signal. A test signal is output to each input terminal. For example, each test signal output unit 34 may generate a test signal that rises or falls in synchronization with the corresponding timing signal, and outputs the generated test signal to the corresponding input terminal.
- the microcontroller 40 executes each calibration in advance and stores each delay setting value in each memory 32. In response to an instruction from the control device 12, each microcontroller 40 corresponds to each variable. For delay circuit 30, measure the delay amount according to each delay setting value. Then, the microcontroller 40 stores the delay setting value corresponding to each delay designation value in the memory 32 corresponding to the variable delay circuit 30 based on the measurement result.
- the processing performed by the microcontroller 40 is hereinafter referred to as linearity correction processing.
- the program memory 42 stores a microprogram to be executed by the microcontroller 40. Prior to the test, the microcontroller 40 operates based on the microprogram stored in the program memory 42 to perform linearity correction processing. In addition, the control device 1
- a microprogram may be written to the program memory 42 in each test signal supply unit 20 by, for example, broadcast.
- the network switching unit 44 connects the microcontroller 40 in the second semiconductor device 24 and the local network 26 and controls the first semiconductor device 22 by the microcontroller 40, or the second semiconductor device Switch between connecting control device 12 and low power network 26 via 24.
- the network switching unit 44 includes a register that holds a setting value indicating whether a shift from the control device 12 to the control device 12 or the microcontroller 40 is connected to the local network 26. The connection may be switched in response to receiving a write to the register. For example, when adjusting the delay setting value of the variable delay circuit 30 belonging to each group, the control device 12 sets the network switching unit 44 to connect the microcontroller 40 belonging to the group and the local network 26. You can do it.
- control device 12 does not directly access the plurality of variable delay circuits 30, but the linear delay of the variable delay circuit 30 corresponding to the group is sent to the microcontroller 40 belonging to each group. Correction processing can be performed. Further, as an example, the control device 12 may set the network switching unit 44 so as to connect the control device 12 and the local network 26 when accessing the register in the first semiconductor device 22. Thus, the control device 12 can directly access the plurality of first semiconductor devices 22 and operate the plurality of first semiconductor devices 22 for testing the device under test 100.
- linearity correction processing for the variable delay circuit 30 can be performed in parallel for each of a plurality of groups obtained by dividing a plurality of input terminals into two or more input terminals. Thereby, according to the test apparatus 10, the linearity correction processing of the plurality of variable delay circuits 30 can be performed at high speed.
- each of the plurality of microcontrollers 40 may perform operation diagnosis of the plurality of first semiconductor devices 22 in advance before the test. Thereby, according to the test apparatus 10, the operation diagnosis of the first semiconductor device 22 before the test can be performed in parallel.
- FIG. 3 shows an example of the configuration of the variable delay circuit 30 and the memory 32 according to the present embodiment.
- FIG. 4 shows an example of a table indicating the correspondence between the delay designation value and the delay setting value stored by the memory 32 according to the present embodiment.
- the memory 32 corresponds to each value of the delay specified value represented by M bits (M is a positive integer), and N bits (N is greater than M). Stores the delay setting value of a large positive integer.
- the memory 32 may store a table for storing a 12-bit delay setting value corresponding to each value of the 8-bit delay setting value, for example, as shown in FIG. Then, the memory 32 designates the delay designation value represented by M bits by the test pattern, and outputs an N-bit delay setting value corresponding to the designated delay designation value.
- the variable delay circuit 30 includes a gate delay circuit 50, a multiplexer 52, and a minute delay circuit 54.
- the gate delay circuit 50 includes a plurality of gate delay elements 56 that are connected in series and have substantially the same delay time.
- the input reference clock sequentially passes through the gate delay circuit 56 to generate a delay in units of gates.
- the signal is supplied to multiplexer 52.
- the multiplexer 52 selects the delayed reference clock output from one of the gate delay elements 56 according to the delay setting value.
- the multiplexer 52 selects the reference clock output from one of the gate delay elements 56 according to the upper m bits of the delay setting value represented by N bits. You can do it.
- the micro delay circuit 54 is a delay circuit capable of a micro delay smaller than the delay in units of gates.
- the micro delay circuit 54 receives the reference clock output from the multiplexer 52 and delays it by a time corresponding to the delay setting value. And output as a timing signal.
- the micro delay circuit 54 delays the reference clock output from the multiplexer 52 by a delay time corresponding to n bits (lower n bits) excluding the upper m bits in the delay setting value represented by N bits.
- the delayed reference clock may be output as a timing signal.
- the minute delay circuit 54 may switch the delay time in units of approximately lZ (2 n ) time of the delay time by the gate delay element 56. According to such variable delay circuit 30 and memory 32, the delay amount can be controlled with a higher resolution (N bits) than the resolution (M bits) of the delay specified value specified by the test pattern. .
- FIG. 5 shows an example of a configuration for connecting the control device 12 and the test signal supply unit 20 in the test device 10.
- the test apparatus 10 may further include a tester bus 60 and a plurality of hubs 62 connected to the tester bus 60.
- the control device 12 is connected to the testanos 60.
- the second semiconductor device 24 in each test signal supply unit 20 is connected to one corresponding hub 62.
- 128 test signal supply units 20 are connected to eight hubs 62 to which 16 test signal supply units 20 can be connected, respectively.
- the plurality of first semiconductor devices 22 in each test signal supply unit 20 are connected to the second semiconductor device 24 via a ring-type local network 26 as an example. It's okay.
- the first semiconductor device 22 and the second semiconductor device 24 can be connected to each other with a small number of terminals.
- the control apparatus 12 can access the plurality of test signal supply units 20 in parallel, and in the plurality of test signal supply units 20 Each of the second semiconductor devices 24 can independently perform the linearity correction process.
- FIG. 6 shows an example of the configuration of the delay amount measuring unit 70 according to the present embodiment, together with a plurality of variable delay circuits 30.
- the test signal supply unit 20 may further include a delay amount measurement unit 70.
- the delay amount measurement unit 70 includes a selection unit 72, a delay set value output unit 74, a connection switching unit 76, a pulse application unit 78, a measurement unit 80, a calculation unit 82, and a storage unit 84.
- the selection unit 72 sequentially selects the plurality of variable delay circuits 30 corresponding to the group to which the test signal supply unit 20 belongs one by one.
- the delay setting value output unit 74 sequentially outputs delay setting values to the variable delay circuit 30 selected by the selection unit 72, and switches the delay setting of the selected variable delay circuit 30.
- the connection switching unit 76 switches the connection of the variable delay circuit 30 so as to form a loop path including the variable delay circuit 30 selected by the selection unit 72.
- the pulse applying unit 78 inputs one pulse to the loop path formed by the connection switching unit 76. As a result, a loop path generates a frequency corresponding to the total amount of delay of the loop path by looping one nors.
- the measuring unit 80 measures the number of times that the pulse input to the pulse applying unit 78 has circulated through the loop path during a preset measurement period.
- the calculation unit 82 obtains the total loop delay amount of the loop path based on the number of times measured by the measurement unit 80. Then, the measurement unit 80 obtains the actual physical delay amount at each delay setting value by subtracting the total loop delay amount (zero time delay amount) when the delay setting value is the minimum (zero setting value).
- the storage unit 84 stores each delay for each of the plurality of variable delay circuits 30. Store the delay setting value whose physical delay amount matches the specified value in the corresponding memory 32. For example, the storage unit 84 detects the delay setting value having the smallest error between the specified delay value and the physical delay amount of the measurement result for each of the plurality of variable delay circuits 30, and stores the detected delay setting value in the corresponding memory 32. To do.
- connection switching unit 76, the pulse applying unit 78, and the measuring unit 80 may be included in each of the first semiconductor devices 22.
- the selection unit 72, the delay set value output unit 74, the calculation unit 82, and the storage unit 84 may be included in the microcontroller 40 in the second semiconductor device 24.
- FIG. 7 shows an example of a processing procedure in the test apparatus 10 according to the present embodiment.
- the control device 12 writes the microphone port program into the program memory 42 in each test signal supply unit 20 via the tester bus 60 by, for example, broadcasting (Sl l).
- the control device 12 supplies an instruction to start the operation of the linearity correction process to the microcontroller 40 in each test signal supply unit 20 via the tester bus 60 (S12).
- each of the microcontrollers 40 that has received the operation start command for the linearity correction processing executes the microprograms written in the program memory 42 and performs the processing of steps S21 to S31 in parallel with each other. Start (S 13).
- each of the microcontrollers 40 repeats the processing of steps S22 to S29 in a plurality of variable delay circuits 30 each having (steps S21 and S30).
- the selection unit 72 writes the set value to a register or the like included in each first semiconductor device 22, thereby connecting the connection switching unit 76 in the first semiconductor device 22.
- one of the plurality of variable delay circuits 30 is selected (S22).
- the connection switching unit 76 in the first semiconductor device 22 forms a loop path including the selected variable delay circuit 30 according to the setting from the selection unit 72 (S23).
- the measuring unit 80 in the first semiconductor device 22 inputs a pulse to the loop path by the pulse applying unit 78, and measures the delay time of the variable delay circuit 30 set to the no-delay state (S24). .
- the delay setting value output unit 74 sequentially sets each delay setting value of the variable delay circuit 30 by writing the setting value to a register or the like included in each first semiconductor device 22. Then, the processes of steps S26 to S28 are repeated (S25, S29). In the loop processing of steps S26 to S28, the measurement unit 80 in the first semiconductor device 22 is variable when set to the delay set value set by the delay set value output unit 74 in accordance with an instruction from the microcontroller 40. The delay time of the delay circuit 30 is measured (S26). Next, the calculating unit 82 acquires the delay time measured by the measuring unit 80, and performs a linearization process for calculating a delay setting value for each specified delay value based on the acquired delay time (S27).
- the calculation unit 82 adds the measurement result to each specified delay value.
- the delay setting value with the closest logical delay amount is detected, and the detected value is associated with the specified delay value.
- the storage unit 84 stores the delay setting value for the delay designation value calculated by the linearization process in the memory 32 corresponding to the selected variable delay circuit 30 (S28).
- each of the microcontrollers 40 when finishing the loop processing of S21 to S30 for the plurality of test signal supply units 20, performs end processing such as sending a completion notification to the control device 12, for example (S31). ), The linearity correction process (S13) is terminated.
- the control device 12 sends a tester bus 60 to the microcontroller 40 in each test signal supply unit 20.
- a tester bus 60 For example, an operation end command is supplied by broadcasting (S14).
- Each microcontroller 40 that has received the operation end command stops the execution of the microprogram.
- the plurality of second semiconductor devices 24 can be operated in parallel, and the linearity correction processing for the plurality of variable delay circuits 30 can be performed in parallel.
- the linearity correction processing for the plurality of variable delay circuits 30 can be performed at high speed.
- the test apparatus 10 including 128 second semiconductor devices 24 can reduce the processing time to 1Z128.
- FIG. 8 shows a configuration of the test signal supply unit 20 according to a modification. Since this modification has substantially the same configuration and function as the present embodiment, the description thereof will be omitted except for the following differences, and the configuration substantially the same as the members shown in FIGS. 2 and 7 in FIG. The members having the function are given the same reference numerals.
- Each test signal supply unit 20 further includes a plurality of delay amount measurement circuits 90 provided corresponding to each of the plurality of input terminals.
- the plurality of first semiconductor devices 22 include a delay amount measuring circuit 90 provided corresponding to an input terminal corresponding to the first semiconductor device 22.
- Each delay amount measuring circuit 90 includes a connection switching unit 76, a pulse applying unit 78, and a measuring unit 80.
- the connection switching unit 76 switches the connection of the variable delay circuit 30 so as to form a loop path including the corresponding variable delay circuit 30 during the linearity correction process.
- the noise application unit 78 inputs a pulse to the loop path formed by the connection switching unit 76.
- the measuring unit 80 measures the number of times that the pulse has circulated through the loop path during the measurement period having a preset length.
- the microcontroller 40 causes two or more delay amount measurement circuits 90 corresponding to the group to which the microphone controller 40 belongs to operate in parallel so that the measurement periods overlap.
- the delay amount measurement processing of each variable delay circuit 30 can be processed in parallel by the respective first semiconductor devices 22, so that a plurality of The linearity correction processing of the variable delay circuit 30 can be performed at higher speed.
- the first semiconductor device 22 in each test signal supply unit 20 may further include a temperature sensor 92 that detects the temperature of the first semiconductor device 22.
- each memory 32 stores the delay set value resulting from the linearity correction processing at the temperature point measured by the temperature sensor 92 for each temperature point (for example, every 1 ° C temperature difference).
- the microcontroller 40 detects any temperature stored in the memory 32 in the first semiconductor device 22 based on the temperature of each first semiconductor device 22 in the group to which the microcontroller 40 belongs. Select whether to output the delay setting value corresponding to the setting value from the relevant memory 32.
- the delay time with respect to the delay specified value is constant.
- the microcontroller 40 detects that the temperature sensor 92 detects a change over the desired temperature (for example, a change over ⁇ 2 ° C) at the temperature point (temperature point during correction) that has undergone linearity correction processing. An abnormality may be notified.
- the test apparatus 10 can achieve further improvement in test quality in tests that require stable timing.
- the temperature sensor 92 may be incorporated in the test signal supply unit 20 shown in FIG. 2 to notify the system of a temperature abnormality in the same manner.
Landscapes
- Engineering & Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Tests Of Electronic Circuits (AREA)
Abstract
Description
Claims
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1020087030774A KR101137535B1 (ko) | 2006-05-26 | 2007-04-26 | 시험 장치 및 시험 모듈 |
JP2008517810A JP5100645B2 (ja) | 2006-05-26 | 2007-04-26 | 試験装置および試験モジュール |
US12/276,416 US7782064B2 (en) | 2006-05-26 | 2008-11-24 | Test apparatus and test module |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2006147191 | 2006-05-26 | ||
JP2006-147191 | 2006-05-26 |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/276,416 Continuation US7782064B2 (en) | 2006-05-26 | 2008-11-24 | Test apparatus and test module |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2007138814A1 true WO2007138814A1 (ja) | 2007-12-06 |
Family
ID=38778335
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2007/059062 WO2007138814A1 (ja) | 2006-05-26 | 2007-04-26 | 試験装置および試験モジュール |
Country Status (5)
Country | Link |
---|---|
US (1) | US7782064B2 (ja) |
JP (1) | JP5100645B2 (ja) |
KR (1) | KR101137535B1 (ja) |
TW (1) | TWI404958B (ja) |
WO (1) | WO2007138814A1 (ja) |
Families Citing this family (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2010029597A1 (ja) | 2008-09-10 | 2010-03-18 | 株式会社アドバンテスト | 試験装置および回路システム |
JP2011081732A (ja) * | 2009-10-09 | 2011-04-21 | Elpida Memory Inc | 半導体装置及びその調整方法並びにデータ処理システム |
US9213054B2 (en) * | 2011-03-14 | 2015-12-15 | Rambus Inc. | Methods and apparatus for testing inaccessible interface circuits in a semiconductor device |
JP2014185853A (ja) * | 2013-03-21 | 2014-10-02 | Advantest Corp | 電流補償回路、半導体デバイス、タイミング発生器、試験装置 |
US11061077B2 (en) * | 2017-03-09 | 2021-07-13 | Keithley Instruments, Llc | Parallel trigger model for test and measurement instruments |
KR20200016680A (ko) * | 2018-08-07 | 2020-02-17 | 삼성전자주식회사 | 피크 노이즈를 감소한 테스트 장치, 테스트 방법 및 테스트가 수행되는 반도체 장치 |
JP7072531B2 (ja) * | 2019-03-12 | 2022-05-20 | 株式会社日立製作所 | 異常検出装置および異常検出方法 |
US11726904B2 (en) | 2021-09-23 | 2023-08-15 | International Business Machines Corporation | Controlled input/output in progress state during testcase processing |
CN113917871B (zh) * | 2021-10-12 | 2024-02-27 | 北京英创汇智科技有限公司 | 一种适用于实车信号测试的电子控制装置 |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6310471U (ja) * | 1986-07-07 | 1988-01-23 | ||
JP2000105261A (ja) * | 1998-09-30 | 2000-04-11 | Advantest Corp | 電気部品テストシステム |
JP2004212291A (ja) * | 2003-01-07 | 2004-07-29 | Advantest Corp | 調整装置及び試験装置 |
JP2006054731A (ja) * | 2004-08-12 | 2006-02-23 | Advantest Corp | タイミング発生器、試験装置、及びスキュー調整方法 |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6310471A (ja) | 1986-07-01 | 1988-01-18 | Mitsubishi Electric Corp | 燃料電池発電システム |
US6532561B1 (en) * | 1999-09-25 | 2003-03-11 | Advantest Corp. | Event based semiconductor test system |
US7231573B2 (en) * | 2002-12-20 | 2007-06-12 | Verigy Pte. Ltd. | Delay management system |
-
2007
- 2007-04-26 KR KR1020087030774A patent/KR101137535B1/ko active IP Right Grant
- 2007-04-26 WO PCT/JP2007/059062 patent/WO2007138814A1/ja active Application Filing
- 2007-04-26 JP JP2008517810A patent/JP5100645B2/ja not_active Expired - Fee Related
- 2007-05-22 TW TW096118184A patent/TWI404958B/zh active
-
2008
- 2008-11-24 US US12/276,416 patent/US7782064B2/en not_active Expired - Fee Related
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6310471U (ja) * | 1986-07-07 | 1988-01-23 | ||
JP2000105261A (ja) * | 1998-09-30 | 2000-04-11 | Advantest Corp | 電気部品テストシステム |
JP2004212291A (ja) * | 2003-01-07 | 2004-07-29 | Advantest Corp | 調整装置及び試験装置 |
JP2006054731A (ja) * | 2004-08-12 | 2006-02-23 | Advantest Corp | タイミング発生器、試験装置、及びスキュー調整方法 |
Also Published As
Publication number | Publication date |
---|---|
US7782064B2 (en) | 2010-08-24 |
TWI404958B (zh) | 2013-08-11 |
KR101137535B1 (ko) | 2012-04-20 |
TW200745582A (en) | 2007-12-16 |
JPWO2007138814A1 (ja) | 2009-10-01 |
US20090295404A1 (en) | 2009-12-03 |
JP5100645B2 (ja) | 2012-12-19 |
KR20090026152A (ko) | 2009-03-11 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
WO2007138814A1 (ja) | 試験装置および試験モジュール | |
US6105157A (en) | Salphasic timing calibration system for an integrated circuit tester | |
US10359469B2 (en) | Non-intrusive on-chip analog test/trim/calibrate subsystem | |
JP2002040108A (ja) | 半導体デバイス試験装置のタイミング校正方法・半導体デバイス試験装置 | |
US6456102B1 (en) | External test ancillary device to be used for testing semiconductor device, and method of testing semiconductor device using the device | |
JP2001522051A (ja) | パターン発生器制御式のデータバスを有する集積回路テスタ | |
WO2000045186A1 (en) | Integrated circuit tester having pattern generator controlled data bus | |
US20050182583A1 (en) | Testing apparatus | |
JP4477450B2 (ja) | タイミング発生器、試験装置、及びスキュー調整方法 | |
JP4394788B2 (ja) | 遅延時間判定装置 | |
US10720223B2 (en) | Memory device with internal measurement of functional parameters | |
JP4320733B2 (ja) | 半導体試験装置 | |
JP3216608B2 (ja) | 半導体試験装置及びプログラムを記憶した記憶媒体 | |
JP4249831B2 (ja) | タイミング校正方法、タイミング校正装置及びこのタイミング校正装置を備えたic試験装置 | |
JP2000149593A (ja) | Ic試験装置 | |
JPH10232268A (ja) | 半導体試験装置用比較電圧源 | |
JP3067688U (ja) | 半導体試験装置 | |
JPH1026655A (ja) | Lsiの試験装置 | |
JP3069853U (ja) | 半導体試験装置 | |
JP3101686B2 (ja) | Icテスター | |
JP5146254B2 (ja) | データ転送システムおよびlsiテスタ | |
JP4922480B2 (ja) | 半導体デバイス試験装置 | |
JP2009257853A (ja) | 半導体試験装置 | |
JPH07248356A (ja) | 半導体装置及びその試験方法 | |
JPH07209378A (ja) | 試験装置 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 07742497 Country of ref document: EP Kind code of ref document: A1 |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2008517810 Country of ref document: JP |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1020087030774 Country of ref document: KR |
|
122 | Ep: pct application non-entry in european phase |
Ref document number: 07742497 Country of ref document: EP Kind code of ref document: A1 |