WO2007055817A2 - Recessed channel negative differential resistance-based memory cell - Google Patents

Recessed channel negative differential resistance-based memory cell Download PDF

Info

Publication number
WO2007055817A2
WO2007055817A2 PCT/US2006/037750 US2006037750W WO2007055817A2 WO 2007055817 A2 WO2007055817 A2 WO 2007055817A2 US 2006037750 W US2006037750 W US 2006037750W WO 2007055817 A2 WO2007055817 A2 WO 2007055817A2
Authority
WO
WIPO (PCT)
Prior art keywords
memory cell
cell
thyristor
conductive plug
substrate
Prior art date
Application number
PCT/US2006/037750
Other languages
English (en)
French (fr)
Other versions
WO2007055817A3 (en
Inventor
Chandra Mouli
Original Assignee
Micron Technology, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Micron Technology, Inc. filed Critical Micron Technology, Inc.
Priority to CN2006800408921A priority Critical patent/CN101300665B/zh
Priority to JP2008537717A priority patent/JP4893971B2/ja
Priority to DE112006002913.4T priority patent/DE112006002913B4/de
Publication of WO2007055817A2 publication Critical patent/WO2007055817A2/en
Publication of WO2007055817A3 publication Critical patent/WO2007055817A3/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/86Types of semiconductor device ; Multistep manufacturing processes therefor controllable only by variation of the electric current supplied, or only the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched
    • H01L29/92Capacitors having potential barriers
    • H01L29/94Metal-insulator-semiconductors, e.g. MOS
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/70Bipolar devices
    • H01L29/74Thyristor-type devices, e.g. having four-zone regenerative action
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/20Deposition of semiconductor materials on a substrate, e.g. epitaxial growth solid phase epitaxy
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66363Thyristors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/86Types of semiconductor device ; Multistep manufacturing processes therefor controllable only by variation of the electric current supplied, or only the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched
    • H01L29/861Diodes
    • H01L29/87Thyristor diodes, e.g. Shockley diodes, break-over diodes
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B99/00Subject matter not provided for in other groups of this subclass
    • H10B99/20Subject matter not provided for in other groups of this subclass comprising memory cells having thyristors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1203Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body the substrate comprising an insulating body on a semiconductor body, e.g. SOI

Definitions

  • This invention relates to recessed thyristor-based memory cell design for an integrated circuit.
  • a traditional dynamic random access memory (DRAM) cell comprises a capacitor for storing charge representative of a logic '0' or '1' state, and an access transistor for accessing such charge and sending it via a bit line to a sensing circuit.
  • DRAM dynamic random access memory
  • Such a cell design is beneficial in that it can be made relatively dense, and hence many such cells can be placed on a given integrated circuit, amounting in large amounts of memory.
  • DRAM cells are not optimal. As just noted, such cells require two elements per cell — the capacitors and the access transistor. While many different DRAM cell designs exist with the goal of reducing the area such cells take up on the surface of an integrated circuit, the reality is that accommodating two elements per cell comprises a significant sizing issue.
  • thyristors As the storage element in a memory cell, it has been proposed to use thyristors as the storage element in a memory cell.
  • a thyristor essentially comprises two diodes in series, or what is sometimes referred to as a PNPN structure, which reflects that the device is formed by doping of alternating polarities (P and N).
  • thyristor-based cells can be used to selectively store charge, and hence such cells are useable as memory cells. For example, charge can be stored by causing the junctions within the structure to become reversed biased, and such selective storage can be facilitated by gating the thyristor.
  • charge can be stored by causing the junctions within the structure to become reversed biased, and such selective storage can be facilitated by gating the thyristor.
  • thyristor-based memory cell designs are non optimal.
  • Such cell designs therefore suffer from the same drawback as traditional DRAM cells in that they require two devices — an access transistor, and the gated thyristor.
  • thyristor-based cells not having an access transistor previous structures still generally take up inordinate amounts of area on the surface of the integrated circuit, for example, because the thyristor is built planar (i.e., horizontally) in the substrate of the integrated circuit.
  • thyristor-based cells not having access transistors have been advocated as replacements for traditional SRAM cells, and it is not believed that such cells have been designed as DRAM cells, which are preferable to SRAM cells in many applications.
  • Still other thyristor designs require the device's substrate to be isolated from the bulk substrate, for example, by using a buried oxide (Box) or by using a SOI (silicon-on-insulator) substrate. Using such specialized substrates adds complexity and cost to the manufacture of the thyristor-based cell.
  • the memory cell art would be benefited from an improved thyristor cell design similar in functionality to a DRAM cell, and such a cell design would be small, would not require additional devices such as access transistors, and would be easily and cheaply manufactured. Embodiments of such a cell design are disclosed herein.
  • the disclosed cell comprises in one embodiment a conductive plug recessed into the bulk of the substrate, which is coupled to or comprises the enable gate of the cell.
  • a thyristor Vertically disposed around this recessed gate is a thyristor, whose anode (source; p-type region) is connected to the bit line and cathode (drain; n- type region) is connected to the word line.
  • the disclosed cell comprises no other gate, such as an access transistor, and hence is essentially a one-transistor device.
  • the disclosed cell takes up a small amount of area on an integrated circuit when compared to a traditional DRAM cell.
  • the disclosed cell is simple to manufacture in its various embodiments, and is easy to configure into an array of cells. Isolation underneath the cell, while not required in all useful embodiments, assists in improving the data retention of the cell and extends the time needed between cell refresh.
  • Figure 1 illustrates a schematic of the disclosed recessed thyristor-based cell.
  • Figure 2 illustrates an embodiment of the disclosed recessed thyristor- based cell in cross section.
  • Figure 3 illustrates the current-voltage characteristics of the thyristor in the disclosed cell.
  • Figure 4 illustrates an array of the disclosed recessed thyristor-based cells, including array driving and sensing circuitry.
  • Figure 5 illustrates exemplary voltage conditions for writing a logic '0' or '1' to the disclosed cell, for reading the disclosed cell, and for holding a voltage in the disclosed cell.
  • Figures 6A-6D illustrate an exemplary process for fabricating the disclosed recessed thyristor-based cell.
  • Figures 7A-7C illustrate an exemplary process for fabricating the disclosed recessed thyristor-based cell using epitaxially-grown silicon to form regions of the thyristor.
  • Figures 8A-8B illustrate an exemplary process for fabricating the disclosed recessed thyristor-based cell using junction isolation underneath the cell.
  • Figure 9 illustrates an exemplary process for fabricating the disclosed recessed thyristor-based cell using a buried oxide layer or an SOI substrate underneath the cell.
  • Figure 10 illustrates an exemplary process for fabricating the disclosed recessed thyristor-based cell using isolation undercuts partially underneath the cell.
  • the improved thyristor-based memory cell 10 is shown schematically in Figure 1.
  • the cell 10 comprises a thyristor 20, which as noted earlier is a PNPN structure and hence is represented as two serially-connected diodes for ease of illustration.
  • the anode or source of the thyristor 20 (the outer P-region) is coupled to bit line 14.
  • the cathode or drain of the thyristor 20 (the outer N-region) is coupled to a word line 12.
  • the thyristor 20 is gated by an enable gate 16.
  • the cell 10 is simple in design. It requires only a single gate (16), and thus comprises a one-transistor cell, somewhat akin to the access transistor of a traditional DRAM cell, but without a discrete storage capacitor. Moreover, and as will be seen in subsequent Figures, the thyristor 20 portion of the cell is realizable in compact fashion in a traditional semiconductor substrate, e.g., a p-doped substrate.
  • the cell 10 does not require substrate isolation below the cell, although, as will be discussed with reference to Figures 8-10, such isolation if used can further improve the performance of the cell and can increase the time needed between refreshes of the cell.
  • the cell 10 is preferably recessed into the substrate 25, as shown in one embodiment in Figure 2.
  • the enable gate 16 meets with a conductive plug 22 formed in a trench into P-substrate 25.
  • a gate oxide 27 separates the plug 22 from the substrate 25 to allow the thyristor 20 to be gated.
  • the thyristor 20 is not planar, but instead is formed vertically formed around the trench in the shape of a "U.” This non-planar configuration further decreases the amount of area that the cell 10 occupies on the substrate 25.
  • Figure 3 shows the principle upon which the thyristor-based cell 10 operates with reference to a current-voltage curve. As this principle is well known, it is only briefly discussed.
  • Vthy voltage across the thyristor
  • Vblock a certain threshold
  • minority carriers are injected into base (i.e., substrate 25) of the thyristor, and the thyristor enters a period of negative differential resistance, after which the voltage Vthy falls and the current through the thyristor (Ithy) sharply increases.
  • Vthy exceeds Vblock
  • the cell can be said to be programmed to a logic '1' state, and will draw an appreciable current. If Vthy does not exceed Vblock, then the thyristor is not triggered, and the current remains relatively low, i.e., a logic '0' state.
  • the cell 10 will retain its charge for a short period of time, perhaps on the order of milliseconds. This occurs due to the depletion region that forms at the PN junctions of the cell.
  • the PN junctions will, because of the stored minority-injected charge, be brought into reverse bias, accentuating the depletion regions and their capacitance.
  • This depletion region capacitance stores the minority-injected charge, at least until these minority carrier recombine in the substrate 25. Due to such recombination effects, the thyristor, when used as a cell, may need to be refreshed not unlike a standard DRAM cell.
  • an operating voltage can be placed across the thyristor, and its current monitored to determiner whether the cell had been programmed to a logic '1' (high current) or a logic '0' (low current) state.
  • Vgate small gate voltage
  • Figure 4 shows how the disclosed cells 10 can be situated in a memory array 50
  • Figure 5 illustrates the various voltages that can be used to write a logic '1' or O', to read the cell, and to hold data in the cell.
  • the array 50 comprises, in one embodiment, bit lines 14 running orthogonally to the enable gates 16 and the word lines 12, but this is merely arbitrary.
  • drivers 30, 32, and 34 are used to respectively drive desired voltages to the bit lines, enable gates, and word lines.
  • the bit line driver 30 comprises a sense amplifier which is active when detecting the current/voltage on an active bit line.
  • Such driving and sensing circuits are well known in the art of memory chip design, and could comprise any number of suitable circuits.
  • Figure 5 illustrates exemplary voltages that can be used to write, read, and hold the programmed data in the cells 10, and thus comprise the voltages which the drivers 30, 32, 34 will generate under control of an appropriate and typical control circuit (not shown).
  • the enable gate 16 when writing to the cell, the enable gate 16 is preferably held to ground, but otherwise is held at a negative potential (e.g., -1.0V), an accumulation condition in the P-channel portion of the thyristor 20.
  • a negative potential e.g., -1.0V
  • Vcc 1.5V
  • the sense amps 30 detect as a logic '1.
  • the data in the cells can be held by holding the word lines and bit lines at Vcc (e.g., 1.5V).
  • Figure 6A shows two adjacent cells 10 in cross section at an intermediate stage of manufacture. At this stage, several standard processing steps have been performed, and are therefore only briefly summarized.
  • a trench 40 has been etched in the P substrate 25.
  • material is deposited for the conductive plug 22, which as noted above will ultimately connect to the enable gate 16.
  • conductive plug 22 can comprise doped polysilicon, but could comprise other conductive materials used also for substrate plugs, such as tungsten, titanium, suicides, salicides, etc.
  • the surface of the substrate 25 can be planar ized, such as by Chemical-Mechanical Planarization (CMP) or other known planarization techniques.
  • CMP Chemical-Mechanical Planarization
  • trench isolation structures 24 are formed around each cell to prevent cross talk between adjacent cells.
  • the formation of trench isolation comprises forming a trench 41 in the silicon, filling the trench with a dielectric (e.g., an oxide or nitride), and planarizing the resulting structure.
  • a dielectric e.g., an oxide or nitride
  • the formation of trench isolation structures 24 can also precede the formation of the recessed conductive plug 22, or can be partially concurrent with the formation of the plug, for example, by forming the plug trenches 40 and isolation trenches 41 simultaneously. In any event, the fabrication steps as so far disclosed can occur in many different manners using well known processes.
  • the N regions of the thyristor 20 are formed. Forming such regions can comprise a blanket ion implantation in the array of a suitable N-type dopant (e.g., phosphorous or arsenic). As one skilled in the art will appreciate, implantation into the conductive plug 22 and isolation structures 24 will not affect those structures.
  • a suitable N-type dopant e.g., phosphorous or arsenic
  • a hard mask 43 is deposited, patterned (e.g., with photoresist; not shown), and etched to cover the cathode (i.e., bit line) portions of the thyristor 20.
  • the hard mask 43 can comprise any material suitable as an ion implantation mask, such as nitride. Alignment of the hard mask 43 is eased by the lateral dimensions of the top of the conductive plug 22, and hence this masking step can be performed without strict tolerance.
  • the P regions can be formed using a blanket ion implantation in the array of a suitable P-type dopant (e.g., boron), with the hard mask protecting the N-regions at the cathodes.
  • a suitable P-type dopant e.g., boron
  • the P doping in this example occurs in a formerly doped N region.
  • the N regions under the newly-implanted P regions are driven downward into the substrate by the "emitter push effect," which is well known and hence not further discussed.
  • the newly-implanted P anode region can be implanted at a shallow depth without need to rely on the emitter push effect.
  • the hard mask 43 is removed, and standard processing can be used to form the enable gates 16, the word lines 12, and the bit lines 14 into dielectric layers 26 (e.g., oxides), as shown in Figure 6D.
  • the exposed tops of the anode and cathode regions of the thyristor 20 can optionally be suicided 31, as shown in Figure 6D.
  • Such silicidation 31 creates a Schottky barrier, i.e., a potential barrier created at the interface between a metal suicide and a doped semiconductor region.
  • the electrical performance of this barrier can be tailored. Because the charge injected into the source and drain depends on this potential barrier, silicidation offers additional options in designing the thyristor characteristics.
  • Figures 7A-7C disclose a process for fabricating the recessed cell 10 in which the thyristor is formed in part using epitaxially grown silicon.
  • a pad material 50 such as a nitride
  • a trench 40 is drilled through the pad 50 and the substrate.
  • the trench can then be filled with gate oxide 27 and a conductive plug 22 as described earlier.
  • the pad 50 is removed.
  • the N regions of the thyristor 20 are formed on the surface of the substrate 25, as shown in Figure 7C. This could be accomplished by ion implantation, or the N regions could be epitaxially grown.
  • a hard mask 52 is formed over the cathode (i.e., bit line) portions of the thyristor 20. This allows the P anode (i.e., word line) to be epitaxially grown on the exposed N region, at which point the thyristor 20 is fully formed.
  • the hard mask 52 is removed, and processing continues to form the word lines, enable gates, and bit lines as discussed above.
  • suitable epitaxial growth processes are well known in the art, and hence are not further discussed.
  • isolation under the recessed thyristor-based cell 10 can improve its performance, and particularly can improve its data retention and lengthen the time needed between refreshes. Accordingly, subsequent embodiments disclose ways in which such isolation can be effectuated.
  • the P-doped base of the thyristor (25) is formed within an N substrate 62.
  • the N-substrate 62 be biased to a high voltage (e.g., to the power supply voltage, Vcc) to ensure that the diode formed between the thyristor base 25 and the N substrate 62 will not be forward biased and hence will be isolated.
  • a contact to the N-substrate 62 can be used to provide the appropriate bias, although not shown in the cross section.
  • a P substrate 66 is used, but isolation is formed underneath the base by forming an N well 64, and within that well 64, the P base 25 is formed.
  • the N well 64 would preferably be biased to a high voltage to provide isolation with respect to the P substrate 66 (typically grounded) and the P base 25 of the thyristor 20, although again the contact to establish such a bias is not shown.
  • FIG. 9 Another means for improved isolation of the thyristor is shown in Figure 9, in which the cell 10 is formed using a buried oxide layer (Box 70).
  • Box 70 be rich in a P dopant, such as boron, so that P dopants from the base 25 do not diffuse to the Box layer 70 and negatively affect thyristor 20 performance.
  • P dopant such as boron
  • the Box layer 70 is akin to use of the bulk insulator of an SOI (silicon on insulator) substrate, which would have similar performance to the embodiment shown in Figure 9, and which comprises yet another embodiment of the disclosed cell.
  • Figure 10 illustrates another embodiment of the recessed thyristor-based cell 10 having improved isolation under the cell.
  • the isolation structures 75 include undercuts 76, which as their name suggests undercut the thyristor 20 in significant part and assists in its isolation.
  • the undercuts 76 can be formed by first creating an anisotropic trench (e.g., trench 41 of Figure 6A), and then subjecting the trench to a wet etch after the trench has been formed.
  • TMAH Tetra-Methyl Ammonium Hydroxide
  • the trench and undercut 76 can be filled using a low-pressure oxide vapor deposition process, as is well known, to form the undercutting isolation structures 75 as shown in Figure 10.
  • the recessed thyristor-based cell 10 results in a cell design that is compact, easy to manufacture, and easy to form into an array of cells.
  • the disclosed cells can exhibit improved cell densities when compared to traditional DRAM cells.
  • the disclosed cell 10 would have particular applicability in embedded DRAM applications, in which volatile cells (requiring refresh) are incorporated into otherwise standard semiconductor chips, such as microprocessors or microcontrollers.
  • thyristor 20 as used in the disclosed cell 10 is disclosed as being a PNPN structure, one skilled in the art will realize that a NPNP structure could be used as well. In such a structure, electrons instead of holes will comprise the majority carriers, but the cell will work equally well assuming that the potentials presented to the cell nodes are of opposite polarity. The ability to use thyristors of differing polarities provides design flexibility, particularly when considering use of the disclosed cell 10 in an embedded application.
  • anode and “cathode” refer merely to the end node terminals of the thyristor, and accordingly that it is irrelevant which of these terminals actually sinks or sources current. Thus, these terms should be understood as interchangeably throughout this disclosure and the claims.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Ceramic Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Semiconductor Memories (AREA)
  • Thyristors (AREA)
PCT/US2006/037750 2005-10-31 2006-09-26 Recessed channel negative differential resistance-based memory cell WO2007055817A2 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
CN2006800408921A CN101300665B (zh) 2005-10-31 2006-09-26 基于隐藏式沟道负微分电阻的存储器单元
JP2008537717A JP4893971B2 (ja) 2005-10-31 2006-09-26 溝形チャネルの負性微分抵抗をベースとするメモリセル
DE112006002913.4T DE112006002913B4 (de) 2005-10-31 2006-09-26 Speicherzelle, Verfahren zu ihrer Herstellung und Speicherzellenmatrix

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US11/263,254 US7655973B2 (en) 2005-10-31 2005-10-31 Recessed channel negative differential resistance-based memory cell
US11/263,254 2005-10-31

Publications (2)

Publication Number Publication Date
WO2007055817A2 true WO2007055817A2 (en) 2007-05-18
WO2007055817A3 WO2007055817A3 (en) 2007-07-05

Family

ID=37995128

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2006/037750 WO2007055817A2 (en) 2005-10-31 2006-09-26 Recessed channel negative differential resistance-based memory cell

Country Status (7)

Country Link
US (4) US7655973B2 (ko)
JP (1) JP4893971B2 (ko)
KR (1) KR100989772B1 (ko)
CN (2) CN102339856B (ko)
DE (1) DE112006002913B4 (ko)
TW (1) TWI334139B (ko)
WO (1) WO2007055817A2 (ko)

Families Citing this family (42)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2007067133A (ja) * 2005-08-31 2007-03-15 Sony Corp 半導体装置
US7655973B2 (en) 2005-10-31 2010-02-02 Micron Technology, Inc. Recessed channel negative differential resistance-based memory cell
US7781797B2 (en) * 2006-06-29 2010-08-24 International Business Machines Corporation One-transistor static random access memory with integrated vertical PNPN device
US7630235B2 (en) * 2007-03-28 2009-12-08 Globalfoundries Inc. Memory cells, memory devices and integrated circuits incorporating the same
JP4434252B2 (ja) * 2007-09-27 2010-03-17 ソニー株式会社 半導体装置
JP5151370B2 (ja) * 2007-09-28 2013-02-27 ソニー株式会社 半導体装置
US8035126B2 (en) * 2007-10-29 2011-10-11 International Business Machines Corporation One-transistor static random access memory with integrated vertical PNPN device
US8138541B2 (en) * 2009-07-02 2012-03-20 Micron Technology, Inc. Memory cells
US8021943B2 (en) * 2009-11-25 2011-09-20 International Business Machines Corporation Simultaneously formed isolation trench and through-box contact for silicon-on-insulator technology
CN101807601A (zh) * 2010-03-25 2010-08-18 复旦大学 一种使用SiGe源极的栅控PNPN场效应晶体管及其制备方法
CN101814503B (zh) * 2010-04-08 2012-05-23 复旦大学 一种互补栅控pnpn场效应晶体管及其制造方法
US8535992B2 (en) 2010-06-29 2013-09-17 Micron Technology, Inc. Thyristor random access memory device and method
US8455919B2 (en) * 2010-07-19 2013-06-04 Micron Technology, Inc. High density thyristor random access memory device and method
DE102011009373B4 (de) * 2011-01-25 2017-08-03 Austriamicrosystems Ag Fotodiodenbauelement
US8492207B2 (en) 2011-04-21 2013-07-23 International Business Machines Corporation Implementing eFuse circuit with enhanced eFuse blow operation
US8456187B2 (en) 2011-04-21 2013-06-04 International Business Machines Corporation Implementing temporary disable function of protected circuitry by modulating threshold voltage of timing sensitive circuit
US8525245B2 (en) 2011-04-21 2013-09-03 International Business Machines Corporation eDRAM having dynamic retention and performance tradeoff
US8816470B2 (en) 2011-04-21 2014-08-26 International Business Machines Corporation Independently voltage controlled volume of silicon on a silicon on insulator chip
US8541773B2 (en) * 2011-05-02 2013-09-24 Intel Corporation Vertical tunneling negative differential resistance devices
JP2012256390A (ja) * 2011-06-08 2012-12-27 Elpida Memory Inc 半導体装置
CN102842340B (zh) * 2011-06-22 2015-09-23 中国科学院微电子研究所 基于pnpn结构的sram电路及其读写方法
US8609492B2 (en) 2011-07-27 2013-12-17 Micron Technology, Inc. Vertical memory cell
US9634134B2 (en) 2011-10-13 2017-04-25 Taiwan Semiconductor Manufacturing Company, Ltd. Embedded transistor
US8853021B2 (en) 2011-10-13 2014-10-07 Taiwan Semiconductor Manufacturing Company, Ltd. Embedded transistor
US11315931B2 (en) 2011-10-13 2022-04-26 Taiwan Semiconductor Manufacturing Company, Ltd. Embedded transistor
US8633564B2 (en) 2011-12-02 2014-01-21 Micron Technology, Inc. Semicondutor isolation structure
KR20130072524A (ko) * 2011-12-22 2013-07-02 에스케이하이닉스 주식회사 반도체 장치 및 그 제조 방법
KR101862345B1 (ko) 2012-02-27 2018-07-05 삼성전자주식회사 모오스 전계효과 트랜지스터를 포함하는 반도체 장치 및 그 제조 방법
KR20130138045A (ko) * 2012-06-08 2013-12-18 국립대학법인 울산과학기술대학교 산학협력단 Ndr 소자 및 그 제작공정
CN104425388B (zh) * 2013-09-06 2017-04-05 苏州东微半导体有限公司 一种半浮栅器件的制造方法及器件
US9553171B2 (en) * 2014-02-14 2017-01-24 Taiwan Semiconductor Manufacturing Co., Ltd. Fin field effect transistor (FinFET) device and method for forming the same
US20150333068A1 (en) * 2014-05-14 2015-11-19 Globalfoundries Singapore Pte. Ltd. Thyristor random access memory
US9773681B2 (en) * 2015-06-05 2017-09-26 Vanguard International Semiconductor Corporation Semiconductor device with a trench and method for manufacturing the same
FR3038774B1 (fr) * 2015-07-08 2018-03-02 Stmicroelectronics (Rousset) Sas Procede de realisation d'un transistor haute tension a encombrement reduit, et circuit integre correspondant
US9812454B2 (en) * 2016-02-08 2017-11-07 Kilopass Technology, Inc. Methods and systems for reducing electrical disturb effects between thyristor memory cells using buried metal cathode lines
JP2017174906A (ja) * 2016-03-22 2017-09-28 富士ゼロックス株式会社 発光部品、プリントヘッド及び画像形成装置
KR101928629B1 (ko) * 2016-12-01 2018-12-12 한양대학교 산학협력단 2단자 수직형 1t-디램 및 그 제조 방법
SG11202010449RA (en) * 2018-06-19 2021-01-28 Applied Materials Inc Pulsed plasma deposition etch step coverage improvement
KR102552464B1 (ko) 2018-11-19 2023-07-06 삼성전자 주식회사 반도체 소자
KR102156685B1 (ko) 2018-11-27 2020-09-16 한양대학교 산학협력단 2단자 수직형 사이리스터 기반 1t 디램
FR3095891B1 (fr) 2019-05-09 2023-01-13 St Microelectronics Sa Circuit électronique
US11183095B2 (en) * 2019-12-31 2021-11-23 Micron Technology, Inc. Dynamic screen refresh rate for an electronic device

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5929477A (en) * 1997-01-22 1999-07-27 International Business Machines Corporation Self-aligned diffused source vertical transistors with stack capacitors in a 4F-square memory cell array
US20040262667A1 (en) * 2003-02-10 2004-12-30 Arup Bhattacharyya Methods of forming memory devices and memory cell constructions
US6900107B2 (en) * 2000-08-31 2005-05-31 Micron Technology, Inc. Devices containing platinum-iridium films and methods of preparing such films and devices

Family Cites Families (31)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4158238A (en) 1978-04-21 1979-06-12 Erb Darrell M Stratified charge ram having an opposite dopant polarity MOSFET switching circuit
DE2835143A1 (de) * 1978-08-10 1980-03-13 Siemens Ag Thyristor
US4247916A (en) 1979-10-30 1981-01-27 Erb Darrell M Memory device in which one type carrier stored during write controls the flow of the other type carrier during read
JP2739002B2 (ja) * 1991-12-20 1998-04-08 三菱電機株式会社 半導体装置及びその製造方法
US6545297B1 (en) * 1998-05-13 2003-04-08 Micron Technology, Inc. High density vertical SRAM cell using bipolar latchup induced by gated diode breakdown
US6229161B1 (en) * 1998-06-05 2001-05-08 Stanford University Semiconductor capacitively-coupled NDR device and its applications in high-density high-speed memories and in power switches
KR100297737B1 (ko) 1998-09-24 2001-11-01 윤종용 반도체소자의 트렌치 소자 분리 방법
US6111778A (en) 1999-05-10 2000-08-29 International Business Machines Corporation Body contacted dynamic memory
US6593632B1 (en) * 1999-08-17 2003-07-15 Advanced Micro Devices, Inc. Interconnect methodology employing a low dielectric constant etch stop layer
JP3356162B2 (ja) * 1999-10-19 2002-12-09 株式会社デンソー 半導体装置及びその製造方法
JP2003526944A (ja) * 2000-03-13 2003-09-09 コーニンクレッカ フィリップス エレクトロニクス エヌ ヴィ 半導体装置を製造する方法
US6458632B1 (en) * 2001-03-14 2002-10-01 Chartered Semiconductor Manufacturing Ltd. UMOS-like gate-controlled thyristor structure for ESD protection
JP2003168300A (ja) 2001-11-29 2003-06-13 Mitsubishi Electric Corp 半導体装置
JP2003208799A (ja) 2002-01-11 2003-07-25 Mitsubishi Electric Corp 半導体記憶装置
US6917078B2 (en) 2002-08-30 2005-07-12 Micron Technology Inc. One transistor SOI non-volatile random access memory cell
US6888200B2 (en) 2002-08-30 2005-05-03 Micron Technology Inc. One transistor SOI non-volatile random access memory cell
US7042027B2 (en) 2002-08-30 2006-05-09 Micron Technology, Inc. Gated lateral thyristor-based random access memory cell (GLTRAM)
US6790713B1 (en) 2002-09-09 2004-09-14 T-Ram, Inc. Method for making an inlayed thyristor-based device
US6666481B1 (en) * 2002-10-01 2003-12-23 T-Ram, Inc. Shunt connection to emitter
US6686612B1 (en) 2002-10-01 2004-02-03 T-Ram, Inc. Thyristor-based device adapted to inhibit parasitic current
US6965129B1 (en) * 2002-11-06 2005-11-15 T-Ram, Inc. Thyristor-based device having dual control ports
US6845034B2 (en) * 2003-03-11 2005-01-18 Micron Technology, Inc. Electronic systems, constructions for detecting properties of objects, and assemblies for identifying persons
US8125003B2 (en) 2003-07-02 2012-02-28 Micron Technology, Inc. High-performance one-transistor memory cell
US7329953B2 (en) * 2003-10-29 2008-02-12 Taiwan Semiconductor Manufacturing Co., Ltd. Structure for reducing leakage currents and high contact resistance for embedded memory and method for making same
US7081378B2 (en) * 2004-01-05 2006-07-25 Chartered Semiconductor Manufacturing Ltd. Horizontal TRAM and method for the fabrication thereof
US7224002B2 (en) * 2004-05-06 2007-05-29 Micron Technology, Inc. Silicon on insulator read-write non-volatile memory comprising lateral thyristor and trapping layer
US7326969B1 (en) * 2004-12-02 2008-02-05 T-Ram Semiconductor, Inc. Semiconductor device incorporating thyristor-based memory and strained silicon
DE102005047058B4 (de) * 2005-09-30 2009-09-24 Qimonda Ag Herstellungsverfahren für einen Graben-Transistor und entsprechender Graben-Transistor
US7655973B2 (en) * 2005-10-31 2010-02-02 Micron Technology, Inc. Recessed channel negative differential resistance-based memory cell
DE102006022126B4 (de) * 2006-05-11 2015-04-09 Infineon Technologies Ag Verfahren zum Herstellen eines elektronischen Bauelementes
US7630235B2 (en) * 2007-03-28 2009-12-08 Globalfoundries Inc. Memory cells, memory devices and integrated circuits incorporating the same

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5929477A (en) * 1997-01-22 1999-07-27 International Business Machines Corporation Self-aligned diffused source vertical transistors with stack capacitors in a 4F-square memory cell array
US6900107B2 (en) * 2000-08-31 2005-05-31 Micron Technology, Inc. Devices containing platinum-iridium films and methods of preparing such films and devices
US20040262667A1 (en) * 2003-02-10 2004-12-30 Arup Bhattacharyya Methods of forming memory devices and memory cell constructions

Also Published As

Publication number Publication date
KR100989772B1 (ko) 2010-10-26
JP4893971B2 (ja) 2012-03-07
KR20080066742A (ko) 2008-07-16
CN102339856A (zh) 2012-02-01
US8686494B2 (en) 2014-04-01
US7915673B2 (en) 2011-03-29
TWI334139B (en) 2010-12-01
US8119459B2 (en) 2012-02-21
US20130140601A1 (en) 2013-06-06
US7655973B2 (en) 2010-02-02
CN102339856B (zh) 2016-02-24
US20110151629A1 (en) 2011-06-23
US20100133607A1 (en) 2010-06-03
TW200731259A (en) 2007-08-16
CN101300665B (zh) 2011-12-07
DE112006002913T5 (de) 2008-09-25
CN101300665A (zh) 2008-11-05
JP2009514212A (ja) 2009-04-02
US20070096203A1 (en) 2007-05-03
DE112006002913B4 (de) 2015-09-17
WO2007055817A3 (en) 2007-07-05

Similar Documents

Publication Publication Date Title
US7655973B2 (en) Recessed channel negative differential resistance-based memory cell
US7630235B2 (en) Memory cells, memory devices and integrated circuits incorporating the same
EP1743339B1 (en) Silicon on insulator read-write non-volatile memory comprising lateral thyristor and trapping layer
US7488626B1 (en) Thyristor device with carbon lifetime adjustment implant and its method of fabrication
US6790713B1 (en) Method for making an inlayed thyristor-based device
US7504286B2 (en) Semiconductor memory devices and methods for fabricating the same
US7573077B1 (en) Thyristor-based semiconductor memory device with back-gate bias
KR19990023762A (ko) 다이나믹 랜덤 액세스 메모리용 이득 셀과 바이씨모스 다이나믹랜덤 액세스 메모리 제조 방법
US7940560B2 (en) Memory cells, memory devices and integrated circuits incorporating the same
US7075122B1 (en) Thyristor device with carbon lifetime adjustment implant and its method of fabrication
US8525248B2 (en) Memory cell comprising a floating body, a channel region, and a diode
US20090298238A1 (en) Methods for fabricating memory cells and memory devices incorporating the same
WO2023212886A1 (en) Memory peripheral circuit having recessed channel transistors and method for forming the same
WO2023212887A1 (en) Memory peripheral circuit having recessed channel transistors with elevated sources/drains and method for forming thereof
KR20020017752A (ko) 다이리스터형 에스램 및 그의 제조 방법

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 200680040892.1

Country of ref document: CN

121 Ep: the epo has been informed by wipo that ep was designated in this application
ENP Entry into the national phase

Ref document number: 2008537717

Country of ref document: JP

Kind code of ref document: A

WWE Wipo information: entry into national phase

Ref document number: 1020087010415

Country of ref document: KR

WWE Wipo information: entry into national phase

Ref document number: 1120060029134

Country of ref document: DE

RET De translation (de og part 6b)

Ref document number: 112006002913

Country of ref document: DE

Date of ref document: 20080925

Kind code of ref document: P

122 Ep: pct application non-entry in european phase

Ref document number: 06815624

Country of ref document: EP

Kind code of ref document: A2